## Block Diagram

The following is a simplified block diagram of the palmtop IC chip.

Graphic

## Hornet Pin Out

| PIN             | #  | TYPE | SUPPLY | DESCRIPTION                                              |
|-----------------|----|------|--------|----------------------------------------------------------|
| Power Supply:   | #  | TIFE | SUFFLI | DESCRIPTION                                              |
| VCC             | 5  | Ι    |        | Dower Supply 0 to 5 5 Volto                              |
|                 | 5  | P    | -      | Power Supply: 0 to 5.5 Volts                             |
| VDD             |    |      | -      | Power Supply: 3.0 to 5.5 Volts                           |
| VDDP            | 6  | Р    | -      | Pad Power Supply: 3.0 to 5.5 Volts                       |
| GND             | 10 | I    | -      | Ground: 0 Volts                                          |
| AVDD            | 1  | I    | -      | Analog Power Supply: 3.0 to 5.5 Volts                    |
| System RAM      |    |      |        |                                                          |
| Interface:      |    |      |        |                                                          |
| AD[0:15]        | 16 | I/O  | VDD    | Multiplexed address/data lines, data lines for RAM.      |
| RCA[0:11]       | 12 | 0    | VDD    | Row/Column Address lines for RAM                         |
| NWE             | 1  | 0    | VDD    | Write Enable; active low                                 |
| NRAS[0:3]       | 4  | I/O  | VDD    | RAS outputs to support 4 RAMs; active low                |
| NUCAS           | 1  | 0    | VDD    | Upper byte CAS output; active low                        |
| NLCAS           | 1  | 0    | VDD    | Lower byte CAS output; active low                        |
| Note: The RAM   |    |      |        |                                                          |
| NOE pin is tied |    |      |        |                                                          |
| to GND.         |    |      |        |                                                          |
| Card/ROM        |    |      |        |                                                          |
| Interface:      |    |      |        |                                                          |
| MD[0:7]         | 8  | I/O  | VCC    | 5-Volt data lines                                        |
| MA[0:25]        | 26 | 0    | VCC    | 5-Volt address                                           |
| NCWE            | 1  | 0    | VCC    | Card Write enable; active low                            |
| NRCE            | 1  | 0    | VCC    | ROM chip enable; active low                              |
| NCS[0:1]        | 2  | 0    | VCC    | Active low card selects for 2 cards (Byte access allows  |
|                 | 2  |      | vee    | card -CE2 to be tied high.)                              |
| NOE             | 1  | 0    | VCC    | Output enable; active low.                               |
|                 |    | I    |        |                                                          |
| NCWAIT[0:1]     | 2  | I    | VCC    | Card Wait signal used to extend bus cycle; active low    |
| NTKO            |    | 1    | VCC    | Take Over; If NTKO is shorted to ground by a plug-in     |
|                 |    |      |        | card, all system ROM accesses (NRCE) will be redirected  |
|                 |    |      |        | to NCS[0].                                               |
| LCD Module      |    |      |        |                                                          |
| Interface:      |    |      |        |                                                          |
| YD (FRM)        | 1  | I/O  | VDD    | Data for row driver                                      |
| LOAD (CL1)      | 1  | 0    | VDD    | Parallel load pulse                                      |
| DF (FI)         | 1  | 0    | VDD    | Frame inversion signal                                   |
| CP (CL2)        | 1  | 0    | VDD    | Clock pulse; Data is shifted on the fall of this signal. |
| DD[0:7]         | 8  | 0    | VDD    | Data to display column drivers                           |
| Keyboard:       |    |      |        |                                                          |
| KB[0:21]        | 22 | I/O  | VDD    | Keyboard I/O                                             |
| KBI[22:23]      | 2  | Ι    | VDD    | Dedicated keyboard input                                 |
| ON              | 1  | Ι    | VDD    | ON key input                                             |
| Serial Port:    |    |      |        |                                                          |
| RX              | 1  | Ι    | VDD    | Serial in                                                |
| TX              | 1  | 0    | VDD    | Serial out                                               |
| NRI             | 1  | Ι    | VDD    | Ring Indicator                                           |
| NCTS            | 1  | I    | VDD    | Clear To Send                                            |
| NDSR            | 1  | I    | VDD    | Data Set Ready                                           |
| NDCD            | 1  | I    | VDD    | Data Carrier Detect                                      |
| NDTR            | 1  | 0    | VDD    | Data Terminal Ready                                      |
| NRTS            | 1  | 0    | VDD    | Request To Send                                          |
| Power Supply    | 1  |      |        |                                                          |
| Interface:      |    |      |        |                                                          |
|                 | 1  | T    | VDD    | Vdd OV input from outomol accurate                       |
| VDDOK<br>VCCOK  | 1  | I    | VDD    | Vdd OK input from external power supply                  |
| VCCOK           | 1  | I    | VCC    | Vcc OK input from external power supply                  |
| BUP             | 1  | 0    | VDD    | Backup; driven high to select backup mode                |

|            |    |     |      | System on driven high in run and light sleep                                                                                                                                                                                                                                                                                                                    |
|------------|----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADC[0:2]   | 3  | I   | AVDD | System on; driven high in run and light sleep   A/D inputs (main batteries, backup battery, and                                                                                                                                                                                                                                                                 |
| ADC[0.2]   | 5  | 1   | AVDD | reference) The analog input range is from 1.57V to VDD.                                                                                                                                                                                                                                                                                                         |
| Emulation/ |    |     |      | The analog input range is noin 1.57 v to vDD.                                                                                                                                                                                                                                                                                                                   |
| Test:      |    |     |      |                                                                                                                                                                                                                                                                                                                                                                 |
| NTEST      | 1  | I   | VDD  | Test mode input; pulled low to force the part into test                                                                                                                                                                                                                                                                                                         |
| INTEST     |    | 1   |      | mode                                                                                                                                                                                                                                                                                                                                                            |
| XCPU       | 1  | Ι   | VDD  | External CPU mode input (disables internal CPU and reconfigures the GPIO pads for an external CPU interface)                                                                                                                                                                                                                                                    |
| Other:     |    |     |      |                                                                                                                                                                                                                                                                                                                                                                 |
| GPIO[0:7]  | 8  | I/O | VDD  | General Purpose I/O pins: These signals are used to<br>interface to software controlled functions in the PCMCIA<br>card port, the display module, and the power supply.<br>They can be individually configured as input, output, or<br>as control output signals such as IOR or IOW. In XCPU<br>mode, these pins provide the interface for the external<br>CPU. |
| GPIO[8:26] | 19 | I/O | VCC  |                                                                                                                                                                                                                                                                                                                                                                 |
| SPK[0]     | 1  | 0   | VCC  | Differential speaker driver pin                                                                                                                                                                                                                                                                                                                                 |
| SPK[1]     | 1  | 0   | VDD  | Differential speaker driver pin                                                                                                                                                                                                                                                                                                                                 |
| CCV        | 1  | I/O | VDD  | Contrast Control voltage; 5-bit D/A output                                                                                                                                                                                                                                                                                                                      |
| IRO        | 1  | 0   | VCC  | LED output driver                                                                                                                                                                                                                                                                                                                                               |
| IRI        | 1  | Ι   | VCC  | Infrared input sensor                                                                                                                                                                                                                                                                                                                                           |
| HXI, HXO   | 2  | I/O | VDD  | 21.477272 MHz quartz crystal connections                                                                                                                                                                                                                                                                                                                        |
| LXI, LXO   | 2  | I/O | VDD  | 32.768 KHz quartz crystal connections                                                                                                                                                                                                                                                                                                                           |
| NRES       | 1  | I   | VDD  | Reset; active low                                                                                                                                                                                                                                                                                                                                               |

TOTAL: 195 + 13 no connects = 208-pin package

In the palmtop product, the GPIO[0:26] pins are allocated as follows:

| r    | 1      | -        |      |                                                           |
|------|--------|----------|------|-----------------------------------------------------------|
| GPIO | SUPPLY | ALIAS    | TYPE | DESCRIPTION                                               |
| 0    | VDD    | IRON3    | 0    | 3 Volt IR power on; driven high to enable pullup on IRI   |
| 1    | VDD    | DVEN     | 0    | Display voltage enable; driven high to turn on display    |
|      |        |          |      | high voltage                                              |
| 2    | VDD    | reserved | 0    | VPPON for second card                                     |
| 3    | VDD    | VPPON    | 0    | Programming voltage on; driven high to allow              |
|      |        |          |      | programming of FLASH                                      |
| 4    | VDD    | NREFON   | 0    | Reference voltage on; active low                          |
| 5    | VDD    | PON      | 0    | Serial port on; driven high to turn on power to serial    |
|      |        |          |      | driver/receiver chip                                      |
| 6    | VDD    | NBVD1    | Ι    | Inverted Battery Voltage Detect 1 from card;              |
|      |        |          |      | interrupt/wakeup capable                                  |
| 7    | VDD    | NOAC     | Ι    | Indicates that AC adapter is not plugged in; interrupt    |
|      |        |          |      | capable                                                   |
| 8    | VCC    | NCD1     | Ι    | Card detect input 1 from card; NMI interrupt              |
| 9    | VCC    | reserved | Ι    | Card detect input from second card; NMI interrupt         |
| 10   | VCC    | ECHG     | I/O  | Enable charge; resistively driven high to enable charging |
|      |        |          |      | circuit; will be driven low externally if battery         |
|      |        |          |      | overvoltage occurs                                        |
| 11   | VCC    | reserved | Ι    | Battery Voltage Detect 1 from second card; interrupt      |
|      |        |          |      | capable                                                   |
| 12   | VCC    | SPKIN    | Ι    | Speaker input and Battery Voltage Detect 2 from card      |
| 13   | VCC    | PSF      | Ι    | Power supply fault; necessary to cause light sleep        |
|      |        |          |      | wakeup; previously was reserved for speaker input and     |
|      |        |          |      | Battery Voltage Detect 2 from second card                 |
| 14   | VCC    | BATCAL   | 0    | Clamps heavy load on battery for capacity measurement     |
| 15   | VCC    | IRON5    | 0    | 5 Volt IR power on; driven high to turn on power to IR    |
|      |        |          |      | receiver circuit                                          |
| 16   | VCC    | FCHG     | 0    | Fast charge; driven high to turn on fast charging circuit |
| 17   | VCC    | NREG     | 0    | Register select to cards                                  |
| 18   | VCC    | NROV     | 0    | Reset overvoltage; low true; pulsed low to enable         |

## 14. Hardware Overview

|    |     |          |   | charging circuit                                         |
|----|-----|----------|---|----------------------------------------------------------|
| 19 | VCC | CRST     | 0 | Card reset; high true                                    |
| 20 | VCC | WP       | Ι | Write Protect / NIOIS16 input from card                  |
| 21 | VCC | reserved | Ι | Write Protect / NIOIS16 input from second card           |
| 22 | VCC | NIOR     | 0 | I/O Read command; active low                             |
| 23 | VCC | NIOW     | 0 | I/O Write command; active low                            |
| 24 | VCC | RDY      | Ι | Ready input from card; redefined as interrupt request in |
|    |     |          |   | IO mode; interrupt capable                               |
| 25 | VCC | NCD2     | Ι | Card detect input 2 from card; used as parallel port     |
|    |     |          |   | interrupt input from ATS I/O board; reserved for ready   |
|    |     |          |   | input / IO interrupt request from a second card in a     |
|    |     |          |   | 2-card system                                            |
| 26 | VCC | NINPACK  | Ι | Should be ignored for normal operation; used as serial   |
|    |     |          |   | port interrupt input from ATS I/O board                  |

When XCPU is driven high, the GPIO[0:23] pins change function to become an external CPU interface. The pin assignments are as follows:

| GPIO  | SUPPLY | ALIAS     | TYPE | DESCRIPTION                                             |
|-------|--------|-----------|------|---------------------------------------------------------|
| 0:2   | VDD    | IA[0:2]   | 0    | Index address; used to select external GPIO registers   |
| 3     | VDD    | HOLD      | 0    | CPU hold request output                                 |
| 4     | VDD    | HLDA      | Ι    | CPU hold acknowledge input                              |
| 5     | VDD    | INT       | 0    | Interrupt request output                                |
| 6     | VDD    | NMI       | 0    | Non-Maskable interrupt request output                   |
| 7     | VDD    | GIRQ2     | Ι    | Interrupt request line to 8259                          |
| 8:10  | VCC    | S[0:2]    | Ι    | Processor status                                        |
| 11    | VCC    | NBHE      | Ι    | Bus high enable; active low; multiplexed with status    |
| 12    | VCC    | SPKIN1    | Ι    | Speaker input 1                                         |
| 13    | VCC    | SPKIN2    | Ι    | Speaker input 2                                         |
| 14    | VCC    | READY     | 0    | READY signal to external 80C186; used to insert wait    |
|       |        |           |      | states                                                  |
| 15    | VCC    | GNMI      | Ι    | NMI input                                               |
| 16    | VCC    | NIOCS     | 0    | Low true IO chip select with programmable configuration |
| 17    | VCC    | NREG      | 0    | Register select to cards                                |
| 18    | VCC    | CCLK      | Ι    | CPU clock from CLKOUT of external 80C186                |
| 19    | VCC    | PRES      | 0    | CPU reset                                               |
| 20:23 | VCC    | AS[16:19] | Ι    | Multiplexed address/status lines                        |
| 24:26 | VCC    | no change | -    | GPIO[21:23] maintain their normal programmable          |
|       |        |           |      | functionality in XCPU mode.                             |