### MK4202(Q)-20/22/25 ### 2048 x 20 CMOS TAGRAM™ - 2048 x 20 CMOS SRAM WITH ONBOARD COMPARATOR - MATCH ACCESS TIME = 20ns (max) - READ ACCESS TIME = 25ns (max) - RESET CYCLE = 25ns (max) - Icc (outputs deselected) = 250mA (max) - STANDBY = 50mA (max) - FLASH CLEAR VALID BIT FUNCTION - TARGET APPLICATION : - 68020-25, 68030-33 AND 80386 CACHE Figure 1: Pinout for 68 Pin PLCC Package. #### P3 P2 P1 P6 E3 E2 E1 E6 VCC A6 A1 A2 A3 A4 A5 A6 VSS 09 08 67 06 05 04 03 02 01 68 67 66 65 64 63 62 61 RS A<sub>16</sub> Acca 11 59 VCCO CDQ. 12 58 DQ. 13 57 DQ. V<sub>sse</sub> 14 56 DQ,, DQ, 15 DO<sub>16</sub> DQ, 16 A<sup>CCO</sup> 17 V<sub>CCO</sub> DQ, 18 TOP VIEW 52 00,, 51 DQ M DQ, 50 20 V<sub>ssa</sub> Dae 21 49 00,, 48 00,, DQ, 22 23 47 Vcca 46 DQ, DQ. DQ, 25 DO, V<sub>ssa</sub> 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 A, A, A, G V E W S V S N, H, CG, M, H, CG, Y CC, C, ### **PIN NAMES** | V <sub>CC</sub> , V <sub>SS</sub> | + 5V Supply, Ground | |-------------------------------------|---------------------------------------------------------| | V <sub>CCQ</sub> , V <sub>SSQ</sub> | + 5V Output Supply.<br>Output Ground | | A <sub>0</sub> -A <sub>10</sub> | Index Address Input | | CDOo | Clearable Tag Data I/O | | DQ <sub>1</sub> -DQ <sub>19</sub> | Tag Data I/O | | E <sub>0</sub> -E <sub>3</sub> | Chip Enable<br>(programmable active<br>low or high) | | P <sub>0</sub> -P <sub>3</sub> | Chip Enable Program Inputs | | RS | Reset Input (active low) | | S | Chip Select Input (active low) | | W | Write Enable (active low) | | G | Data Output Enable (active low) | | Со | Compare 0 Output<br>(3-state)<br>Hit = High, Miss = Low | | C <sub>1</sub> | Compare 1 Output<br>(3-state)<br>Hit = High, Miss = Low | | H₀ | Force hit 0 Input (active low) | | H <sub>1</sub> | Force hit 1 Input (active low) | | Mo | Force Miss 0 Input (active low) | | M <sub>1</sub> | Force Miss 1 Input (active low) | | <del>CG</del> ₀ | Compare 0 Output<br>Enable (active low) | | CG1 | Compare 1 Output<br>Enable (active low) | ### **DEVICE DESCRIPTION AND FEATURES** The MK4202 is designed to be connected DIRECT-LY to a high performance 32 bit microprocessor, allowing the elimination of the logic delays associated with collecting HIT or Miss outputs into a subsequent gate or the RC delays associated with wired-OR open collector match outputs. The MK4202 TAGRAM has four major features that allow direct connection: - Wide enough for almost any TAGRAM application without requiring multiple chip width expansion and the delays that would result. - Four (4) programmable CHIP ENABLE inputs, allowing DEPTH EXPANSION without any of the attendant chip enable decode delays that would otherwise be required. $P_0$ - $P_3$ should be tied directly to $V_{CC}$ or $V_{SS}$ , or through pull-up or pull-down resistors. The MK4202 is selected when $E_0$ - $E_3$ equals $P_0$ - $P_3$ in a binary match. (Example: $E_0$ - $E_1$ = 0110, $P_0$ - $P_3$ = 0110.) 3.3-STATE COMPARE OUTPUTS, allowing all Compare outputs to be bused together so the Address-to-Compare access time for a depth expanded application is identical to that of a single device. The Programmable Chip Enables prevent bus contention by assuring that only one TAGRAM at a time drives each Compare bus when in Compare mode. 4.DUAL COMPARE OUTPUTS (Co and C1) and FORCED HIT (Ho and Hi) and FORCED MISS $(\overline{M_0} \text{ and } \overline{M_1})$ inputs for each. The arrangement allows direct connection of the TAGRAM to two separate processor inputs (such as BERR and HALT on the 68030), and connection of all signals that would otherwise have been connected to those processor inputs to be passed THROUGH the TAGRAM; eliminating the need for a subsequent gate to collect the COMPARE output and other BERR or HALT signal sources to the processor. The net effect is that the Address-to-Compare access time demonstrated by the MK4202 is all of the delay the user must consider. The alternative approach, using narrow TAGRAMs with open collector outputs or narrow TAGRAMs with 2-state outputs and a 10ns programmable logic device, requires that the narrow TAGRAMs demonstrate a 10ns Address-to-Compare access time to yield the same performance in a user's system that the MK4202 provides. ### TRUTH TABLE (MK4202Q) | AS | S | E | W | G | M <sub>x</sub> | H <sub>x</sub> | CGx | Mode | Cx | DQ | Notes | |----|----|---|----|----|----------------|----------------|-----|--------------|----------|-------|-------| | Hi | - | Х | - | - | Lo | Х | Х | Force Miss | Low | - | 1 | | Hi | _ | Х | - | _ | Hi | Lo | Х | Force Hit | High | _ | 1 | | Hi | - | Х | - | _ | Hi | Hi | Hi | Comp Disable | Hi-Z | - | 1 | | Hi | Х | F | Х | Х | Hi | Hi | Х | Standby | Hi-Z | Hi-Z | | | Hi | Х | Ŧ | Hi | Hi | Hi | Hi | Hi | Compare | Hı-Z | D in | | | Hi | Х | Т | Hi | Hi | Hi | Hi | Lo | Compare | Hi or Lo | D in | | | Hi | Hi | Т | Lo | Х | Hi | Hi | Lo | Hit | High | Hi-z | | | Hi | Hi | Т | Х | Lo | Hi | Hi | Lo | Hit | High | Hi-Z | | | Hi | Lo | Т | Lo | Х | Hi | Hi | Lo | Write | High | D in | | | Hi | Lo | T | Hi | Lo | Hi | Hi | Lo | Read | High | D Out | | | Lo | Hi | Х | X | X | | _ | | Reset | - | Hi-Z | | | Lo | х | F | Х | х | | | - | Reset | | Hi-Z | | | Lo | Х | X | Hi | Hi | _ | _ | - | Reset | - | Hi-Z | | | Lo | х | Х | Hi | Lo | | _ | | Reset | 1 | Lo-Z | | | Lo | Lo | Т | Lo | X | | _ | | Not Allowed | | Hi-Z | 2 | | Lo | х | Т | Hi | Hi | Hi | Hi | Lo | Reset | Lo | D in | 3 | Key: X = Don't Care $\overline{H_X} = \overline{H_0} \text{ or } \overline{H_1}$ $\frac{M_X}{CG_x} = \frac{M_0}{CG_0} \text{ or } \frac{M_1}{CG_1}$ F = (False) E<sub>0</sub>-E<sub>3</sub> pattern DOES NOT match P<sub>0</sub>-P<sub>3</sub> pattern. T = (True) E<sub>0</sub>-E<sub>3</sub> pattern DOES match P<sub>0</sub>-P<sub>3</sub> pattern. - = Not related to identified mode of operation. Notes: 1. Force hit/miss operations independent of other RAM operations. May disrupt Reset, will not damage device. Reset will force C<sub>x</sub> low during a valid compare when CDQ<sub>0</sub> is D<sub>IN</sub> = HIGH Figure 2: MK4202 Block Diagram. Figure 3 : Device Logic Symbol. ### POWER DISTRIBUTION The MK4202, being a 20 output device, obviously requires the use of good power bussing techniques. MK4202 has been designed in such a way as to allow the user to minimize the effects of switching transients on overall circuit operation. Of particular interest is the separate bussing of the Vcc and Vss lines to the output drivers. The advantage provided by these separate power pins, designated Vcc and Vsso, is that voltage sags and ground bumps seen on these pins are not reflected into the other portions of the chip, particularly the input structures. As a re- sult, switching noise in the supply has much less effect on input levels, providing the user with more noise margin than would otherwise be available. Of course V<sub>CC</sub> and V<sub>CCQ</sub> must always be at the same DC potential. V<sub>SS</sub> and V<sub>SSQ</sub> must match as well. Differences between them due to AC effects are expected, but must be minimized through the adequate use of bussing and bypassing. All specifications and testing are done with V<sub>SS</sub> = V<sub>SSQ</sub> $\pm$ 10mV RMS, V<sub>CC</sub>=V<sub>CCQ</sub> $\pm$ 10mV RMS with instantaneous peak differences not exceeding 50mV. Figure 4: Application Block Schematic. ### **ABSOLUTE MAXIMUM RATINGS\*** | Parameter | Value | Unit | |-------------------------------------------------|-------------|-------| | Voltage on any Pin Relative to V <sub>SS</sub> | - 0.3 to7.0 | V | | Ambient Operating Temperature (T <sub>A</sub> ) | 0 to 70 | °C | | Ambient Storage Temperature (plastic) | - 55 to 125 | °C | | Total Device Power Dissipation | 2.5 | Watts | | RMS Output Current per Pin | 25 | mA | Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **RECOMMENDED DC OPERATING CONDITIONS** ( $T_A = 0$ to $70^{\circ}$ C) | Symbol | Parameter | | Unit | Notes | | | |-----------------|---------------------|-------|------|-----------------------|-------|-------| | Symbol . | raidiletei | Min. | Тур. | Max. | Oiiii | NOTES | | V <sub>cc</sub> | Supply Voltage | 4.5 | 5.0 | 5.5 | ν | | | V <sub>ss</sub> | Supply Voltage, GND | 0 | 0 | 0 | ٧ | | | V <sub>IH</sub> | Logic 1 All Inputs | 2.2 | | V <sub>CC</sub> + 0.3 | ٧ | 5 | | V <sub>IL</sub> | Logic 0 All Inputs | - 0.3 | | 0.8 | V | 5 | Note: All voltages referenced to Vss. ### DC ELECTRICAL CHARACTERISTICS ( $T_A = 0$ to $70^{\circ}$ C, $V_{CC} = \pm 10\%$ ) | Symbol | Parameter | | Unit | Notes | | | |------------------|--------------------------------------------------|------|------|-------|-------|-------| | Symbol | Parameter | Min. | Тур. | Max. | Oilit | Motes | | lcc | Average Power Supply Current | | | 250 | mA | 1 | | ICCA | Active Power Supply Current (f = 0) | | | 200 | mA | 1 | | I <sub>SB1</sub> | TTL Standby Current | | | 50 | mA | 1 | | l <sub>IL</sub> | Input Leakage Current | - 1 | | + 1 | μA | 2 | | lo. | Output Leakage Current | - 10 | | + 10 | μΑ | 3 | | V <sub>OH</sub> | Logic 1 Output Voltage (I <sub>OUT</sub> = -4mA) | 2.4 | | | V | 4 | | V <sub>OL</sub> | Logic 0 Output Voltage (I <sub>OUT</sub> = 8mA) | | | 0.4 | V | 4 | Notes: 1. Measured with outputs open. Vcc max. 2. Measured with V<sub>IN</sub> = 0.0V to V<sub>CC</sub>. 3 Measured at CDQ<sub>0</sub>, DQ₁-DQ₁9, C<sub>0</sub> and C₁. 4. All voltages referenced to Vssq. 5. Inputs $(\tilde{P}_0-P_3)$ require $V_{1H}$ min. = 4.5 volts and $V_{1L}$ max. = 0.5 volts. 6. Sampled, not 100% tested Measured at 1 MHz. 7. Measured at all data I/O's, Co and C1. ### CAPACITANCE (T<sub>A</sub> = 25°C, f = 1.0 MHz) | | | | Value | 11.2 | | | |----------------|--------------------|------|-------|------|------|-------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | | C <sub>1</sub> | Input Capacitance | 4 | | 4 | pF | 6 | | Co | Output Capacitance | 8 | | 10 | pF | 6.7 | ### **AC TEST CONDITIONS** | Input Levels | GND to 3V | |-----------------------------------------|------------| | Transition Time | 5ns | | Input and Output Timing Reference Level | 1.5V | | Ambient Temperature | 0° to 70°C | | V <sub>CC</sub> | 5.0V ± 10% | Figure 5: Equivalent Output Load Circuit. ### **READ MODE** The MK4202 is in the Read mode whenever $\overline{W}$ is HIGH, and $\overline{G}$ is LOW provided Chip Select $(\overline{S})$ is LOW and a true Chip Enable pattern (E<sub>0</sub>-E<sub>3</sub>) is applied. The 11 address inputs (A<sub>0</sub>-A<sub>10</sub>) define a unique index address giving access to 20 of 40.960 bits of data in the static memory array. Valid data will be present at the 20 output pins within $t_{AVQV}$ of the last stable address provided Chip Enable, Chip Select $(\overline{S})$ , and Output Enable $(\overline{G})$ access times have been met. If Chip Enable, $\overline{S}$ , or $\overline{G}$ access times are not met, data access will be measured from the latter falling edge or limiting parameter (tevov, tslov, or tglov). The state of the tag data I/O pins is controlled by the $(E_0-E_3)$ , $\overline{S}$ , $\overline{G}$ , and $\overline{W}$ input pins. The data lines may be indeterminate at tevox, or tslox, or tglox, but will always have valid data at tayov. # ELECTRICAL CHARACTERISITCS AND RECOMMENDED AC OPERATING CONDITIONS (read cyle timing) (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C) ( $V_{CC}$ = 5.0 $\pm$ 5%) | STD | ALT | Parameter | | 20 | - | 22 | - : | 25 | Units | Notes | |-------------------|------------------|--------------------------------|------|------|------|------|------|------|-------|-------| | Symbol | Symbol | | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | tAVAV | tc | Cycle Time | 25 | | 25 | | 30 | | ns | | | tavov | t <sub>AA</sub> | Address Access Time | | 25 | | 25 | | 30 | ns | | | t <sub>AXQX</sub> | t <sub>AOH</sub> | Address Output Hold Time | 5 | | 5 | | 5 | | ns | | | tAEQV | t <sub>EA</sub> | Chip Enable Access Time | | 25 | | 25 | | 30 | ns | | | t <sub>EXQX</sub> | t <sub>EOH</sub> | Chip Enable Output Hold Time | 4 | | 4 | | 4 | | ns | | | t <sub>EVQX</sub> | t <sub>ELZ</sub> | Chip Enable TRUE to Low-Z | 4 | | 4 | | 4 | | ns | | | t <sub>EXQZ</sub> | t <sub>EHZ</sub> | Chip Enable FALSE to high-Z | | 8 | | 8 | | 10 | ns | | | tsLQV | ISA | Chip Select Access Time | | 15 | | 15 | | 18 | ns | | | t <sub>SHQX</sub> | t <sub>SOH</sub> | Chip Select Output Hold Time | 2 | | 2 | | 2 | | ns | | | t <sub>SLQX</sub> | t <sub>SLZ</sub> | Chip Select to Low-Z | 3 | | 3 | | 3 | | ns | | | t <sub>shoz</sub> | t <sub>SHZ</sub> | Chip Select to High-Z | | 4 | | 4 | | 6 | ns | | | t <sub>GLQV</sub> | t <sub>GA</sub> | Output Enable Access Time | | 13 | | 13 | | 15 | ns | | | t <sub>GHQX</sub> | t <sub>GOH</sub> | Output Enable Output Hold Time | 2 | | 2 | | 2 | | ns | | | t <sub>GLQX</sub> | t <sub>GLZ</sub> | Output Enable to Low-Z | 2 | | 2 | | 2 | | ns | l | | t <sub>GHQZ</sub> | t <sub>GHZ</sub> | Output Enable to high-Z | | 5 | | 5 | | 8 | ns | | Figure 6: Read Cycle. Figure 7: Address Read Cycle. Figure 8 : Chip Enable Read Cycle. Figure 9 : Chip Select Read Cycle. Figure 10: Output Enable Read Cycle. SGS-THOMSON 9/19 ### WRITE MODE The MK4202 is in the Write mode whenever $\overline{W}$ is LOW provided Chip Select $(\overline{S})$ is LOW and a true Chip Enable pattern $(E_0\text{-}E_3)$ is applied $(\overline{G})$ may be in either logic state). Addresses must be held valid throughout a write cycle, with either $\overline{W}$ or $\overline{S}$ inactive HIGH during address transitions. $\overline{W}$ may fall with stable addresses, but must remain valid for twLwH. Since the write begins with the concurrence of $\overline{W}$ and $\overline{S}$ , should $\overline{W}$ become active first, then $t_{SLSH}$ must be satisfied. Either $\overline{W}$ or $\overline{S}$ can terminate the write cycle, therefore $t_{DVWH}$ or $t_{DVSH}$ must be satisfied before the earlier rising edge, and $t_{WHDX}$ or $t_{SHDX}$ after the earlier rising edge. If the outputs are active with $\overline{G}$ and $\overline{S}$ asserted LOW and with true Chip Enable, then $\overline{W}$ will return the outputs to high impedance within $t_{WLHZ}$ of its falling edge. # ELECTRICAL CHARACTERISITICS AND RECOMMENDED AC OPERATING CONDITIONS (write cycle timing) $(0^{\circ}\text{C} \le T_A \le 70^{\circ}\text{C})$ $(V_{CG} = 5.0 \pm 10\%)$ | STD | ALT | Parameter | - : | 20 | - : | 22 | - : | 25 | Units | Notes | |-------------------|-----------------|------------------------------------------------|------|------|------|------|------|------|--------|-------| | Symbol | Symbol | Farameter | Min. | Max. | Min. | Max. | Min. | Мах. | Office | Hotes | | tavav | tc | Cycle Time | 25 | | 25 | | 30 | | ns | | | t <sub>AVWL</sub> | t <sub>AS</sub> | Address Set-up Time to W LOW | 0 | | 0 | | 0 | | ns | | | twhax | t <sub>AH</sub> | Address Hold Time from W HIGH | 0_ | | 0 | | 0 | | ns | | | t <sub>AVSL</sub> | t <sub>AS</sub> | Address Set-up Time to S LOW | 0 | | 0 | | 0 | | ns | | | tshax | t <sub>AH</sub> | Address Hold Time from S HIGH | 0 | | 0 | | 0 | | ns | l | | t <sub>EVWL</sub> | t <sub>ES</sub> | Chip Enable Set-up Time to W LOW | 3 | | 3 | | 3 | | ns | | | t <sub>WHEX</sub> | t <sub>EH</sub> | Chip Enable Hold Time from W HIGH | 0 | | 0 | | 0 | | ns | | | t <sub>EVSL</sub> | t∈s | Chip Enable Set-up Time to S LOW | 3 | | 3 | | 3 | | ns | | | t <sub>SHEX</sub> | t <sub>∈H</sub> | Chip Enable Hold Time to \$\overline{S}\$ HIGH | 0 | | 0 | | 0 | | пѕ | | | tww | tww | Write Pulse Width | 15 | | 15 | | 18 | | ns | | | t <sub>SLSH</sub> | tsw | Chip Select Pulse Width | 16 | | 16 | | 20 | | пѕ | | | t <sub>DVWH</sub> | tos | Data Set-up Time to WHIGH | 12 | | 12 | | 15 | | ns | | | 1 <sub>WHDX</sub> | t₀н | Data Hold Time from WHIGH | 0 | | 0 | | 0 | | ns | | | ‡ <sub>DVSH</sub> | tos | Data Set-up Time to S HIGH | 12 | | 12 | | 15 | | ns | | | t <sub>SHDX</sub> | t <sub>oH</sub> | Data Hold Time from S HIGH | 0 | | 0 | | 0 | | ns | | | twLQZ | t <sub>wz</sub> | Outputs Hi-Z from W.LOW | | 8 | | 8 | | 10 | ns | | | t <sub>whax</sub> | t <sub>WL</sub> | Outputs Low-Z from WHIGH | 5 | | 5 | | 5 | | ns | | Figure 11: W Write Cycle. Figure 12 : S Write Cycle. ### **COMPARE MODE** The MK4202 is in the Compare mode whenever $\overline{W}$ and $\overline{G}$ are HIGH provided a true Chip Enable (E<sub>0</sub>-E<sub>3</sub>) pattern is applied. Chip Select (S) is reguarded as a don't care since the user is not concerned with the data outputs, but only with the Compare (Cx) outputs. Mx and Hx must be HIGH, and CGx active LOW to enable the Compare outputs for a valid compare hit or miss. The 11 index address inputs $(A_0-A_{10})$ define a unique location in the static RAM array. The data presented on the Data Inputs $(DQ_1-DQ_{19}$ and $CDQ_0)$ as Tag Data is compared to the internal RAM data as specified by the index. If all bits are equal (match) then a hit condition occurs ( $C_X = HIGH$ ). If at least one bit is not equal, then a miss occurs ( $C_X = LOW$ ). The Compare output will be valid t<sub>AVCV</sub> from stable address, or t<sub>DVCV</sub> from valid tag data provided Chip Enable is true, and CG<sub>X</sub> is active LOW. Should the address be stable with valid tag data, and Chip Enable false, then compare access will be within t<sub>EVCV</sub> from true Chip Enable. When executing a write-to-compare cycle ( $\overline{W}$ = LOW, and $\overline{G}$ = LOW or HIGH), Cx will be valid t<sub>WHCV</sub> or t<sub>GHCV</sub> from the latter rising edge of W or G respectively. Finally, when gating the Cx output in the compare mode with CG<sub>X</sub>, the compare output will be valid t<sub>CGL-CV</sub> from the falling edge of CG<sub>X</sub>. ## ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (compare cycle timing) $(0^{\circ}C \le T_A \le 70^{\circ}C)$ ( $V_{CC} = 5.0 \pm 10\%$ ) | STD | ALT | Parameter | | 20 | - : | 22 | - : | 25 | Units | Notes | |---------------------|-------------------|----------------------------------------|------|------|------|----------|------|------|-------|-------| | Symbol | Symbol | raiailietei | Min. | Max. | Min. | Max. | Min. | Max. | Onks | Hotes | | tavcv | t <sub>ACA</sub> | Address Compare Access Time | | 20 | | 22 | | 25 | ns | | | t <sub>AXCX</sub> | t <sub>ACOH</sub> | Address Compare Output Hold Time | 5 | | 5 | | 5 | | ns | | | tovov | t <sub>DCA</sub> | Tag Data Compare Access Time | | 16 | | 18 | | 20 | ns | | | t <sub>DXCX</sub> | t <sub>DCH</sub> | Tag Data Compare Hold Time | 2 | | 2 | | 2 | | ns | | | twch | t <sub>wch</sub> | W LOW to Compare HIGH | | 10 | | 11 | | 12 | ns | | | twncx | twсон | W Compare Output hold Time | 3 | | 3 | | 3 | | ns | | | twcx | twcz | W to Compare HOLD | 3 | | 3 | | 3 | | ns | | | twhcv | twcv | W to Compare Valid | | 10 | | 10 | | 12 | ns | | | t <sub>GLCH</sub> | t <sub>GCH</sub> | G Low to Compare HIGH | | 10 | | 11 | | 12 | ns | | | t <sub>GHCX</sub> | tсдон | G Compare Output Hold Time | 3 | | 3 | | 3 | | ns | | | t <sub>GLCX</sub> | t <sub>GLCZ</sub> | G to Compare to HOLD | 3 | | 3 | | 3 | | ns | | | t <sub>GHCV</sub> | t <sub>GCV</sub> | G to Compare Valid | | 10 | | 10 | | 12 | ns | | | t <sub>EVÇ</sub> v | t <sub>ECA</sub> | E True to Compare Access Time | | 20 | | 22 | L | 25 | ns | | | t <sub>EXCX</sub> | t <sub>ECOH</sub> | E False Compare Hold Time | 4 | | 4 | | 4 | | ns | | | t <sub>EVCX</sub> | t <sub>ECLZ</sub> | E True to Compare Low-Z | 4 | | 4 | | 4 | | ns | | | t <sub>EXCZ</sub> | t <sub>ECHZ</sub> | E False to Compare high-Z | | 8 | | 8 | | 10 | ns | | | t <sub>CGL-CV</sub> | †CGA | CG <sub>X</sub> to Compare Access Time | | 8 | | 8 | | 10 | ns | | | t <sub>CGH-CX</sub> | tсвон | CG <sub>X</sub> Compare Hold time | 2 | | 2 | | 2 | | ns | | | t <sub>CGL-CX</sub> | tcgLz | CG <sub>X</sub> LOW to Compare low-Z | 2 | | 2 | <u> </u> | 2 | | ns | | | t <sub>cGH-CZ</sub> | t <sub>CGHZ</sub> | CG <sub>X</sub> HIGH to Compare High-Z | | 8 | | 8 | | 10 | ns | | Figure 12: Summary Compare Cycle. Figure 13: Compare Cycle. ### **RESET MODE** The MK4202 allows an asynchronous reset whenever $\overline{\rm RS}$ is LOW regardless of the logic state on the other input pins. Reset clears all internal RAM bits in CDQ<sub>0</sub> (2048 bits) to a logic zero. This output can be used as a valid tag bit to insure a valid compare miss or hit. It should be noted that a valid write cycle is not allowed during a reset cycle ( $\overline{W}$ = LOW, $\overline{S}$ = LOW, $\overline{RS}$ = LOW, and Chip Enable is true). The state of the data outputs is determined by the input control logic pins: Chip Enable, $\overline{S}$ , $\overline{G}$ , and $\overline{W}$ (see truth table). Should a reset occur during a valid compare cycle, and the CDQ<sub>0</sub> valid tag bit is set to a logic (1), then C<sub>X</sub> will go LOW at t<sub>RSL-CL</sub> from the falling edge of $\overline{RS}$ . ## ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (reset cycle timing) $(0^{\circ}\text{C} \le T_{A} \le 70^{\circ}\text{C})$ $(V_{CC} = 5.0 \pm 10\%)$ | STD ALT<br>Symbol Symbol | Parameter | - 20 | | - 22 | | - 25 | | Unite | Notes | | |--------------------------|-------------------|------------------------------|------|------|------|------|------|-------|--------|-------| | | Symbol | mbol | Min. | Max. | Min. | Max. | Min. | Max. | Oilles | NOLES | | t <sub>RLSL-AV</sub> | t <sub>ASC</sub> | Reset Cycle Time | 20 | | 25 | | 30 | | ns | | | t <sub>RSL-RSH</sub> | t <sub>asw</sub> | Reset pulse Width | 25 | | 25 | | 30 | | ns | | | t <sub>ASL-CL</sub> | t <sub>RSCL</sub> | RS LOW to Compare Output LOW | | 25 | | 25 | | 30 | ns | | | t <sub>RSH-AV</sub> | t <sub>RSR</sub> | Address Recovery Time | 0 | | 0 | | 0 | | ns | | | t <sub>RSH-EV</sub> | t <sub>RSR</sub> | Chip Enable Recovery Time | 0 | | 0 | | 0 | | ns | | ### FORCE HIT AND FORCE MISS The MK4202 can force either a miss or hit condition on the $C_X$ output by asserting $\overline{M_X}$ or $\overline{H_X}$ LOW. A Force Miss overrides a Force Hit condition and is not dependent upon Compare Output Enable $\overline{(CG_X)}$ (see truth table). The $C_{\overline{X}}$ output will go HIGH within $t_{\overline{HLCH}}$ from the falling edge of $H_{\overline{X}}$ or $C_{\overline{X}}$ will go LOW within $t_{\overline{MLCL}}$ from the falling edge of $M_{\overline{X}}$ . All $M_{\overline{X}}$ and $H_{\overline{X}}$ inputs must be HIGH during a valid compare cycle. ## **ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS** (force hit or miss cycle timing) $(0^{\circ}C \le T_{A} \le 70^{\circ}C)$ ( $V_{CC} = 5.0 \pm 10\%$ ) | STD | ALT | Parameter | - | 20 | - : | 22 | - : | 25 | Units | Notes | |---------------------|------------------|-------------------------------------------|---|------|------|------|------|------|-------|-------| | Symbol | Symbol | Farameter | | Max. | Min. | Max. | Min. | Max. | O.m.s | Notes | | tньсн | t <sub>HA</sub> | H <sub>X</sub> to Force Hit Access Time | | 8 | | 8 | | 10 | ns | | | t <sub>HHCZ</sub> | t <sub>HHZ</sub> | H <sub>X</sub> to Compare High-Z | | 5 | | 5 | | 8_ | ns | | | t <sub>HL-CGX</sub> | tнs | Force hit to $\overline{CG}_X$ don't care | 2 | | 2 | | 2 | | ns | | | t <sub>HH-CGH</sub> | tня | Force hit to CG x recognized | 2 | | 2 | | 2 | | ns | | | t <sub>MLCL</sub> | t <sub>MA</sub> | M <sub>X</sub> to Force Miss Access Time | | 8 | | 8 | | 10 | ns | | | t <sub>MHCZ</sub> | t <sub>MHZ</sub> | M <sub>X</sub> to Compare to high-Z | | 5 | | 5 | | 8 | ns | | | t <sub>ML-CGX</sub> | t <sub>MS</sub> | Force Miss to CG xdon't care | 2 | | 2 | | 2 | | ns | | | t <sub>MH-CGH</sub> | t <sub>MR</sub> | Force Miss to CG xRecognized | 2 | | 2 | | 2 | | ns | | | t <sub>MLHX</sub> | t <sub>MHS</sub> | Force Miss to H xdon't care | 2 | | 2 | | 2 | | ns | | | t <sub>мннн</sub> | t <sub>MHR</sub> | Force Miss to H xRecognized | 2 | | 2 | | 2 | | ns | | Figure 14: Reset Cycle. Figure 15: Valid Compare - Reset. Figure 16: Force Hit and Force Miss. Figure 17: Late Write - Hit Cycle. Figure 18: Compare - Write Hit - Compare Cycle. Figure 19: Late Read - Hit Cycle. Figure 20: Compare - Read Hit - Compare Cvcle. Figure 21: Early Write - Hit Cycle. Figure 22 : Early Read - Hit Cycle. ### **ORDER CODE** | Part Number | Access Time | Cycle Time | Package Type | Temperature | |--------------|-------------|------------|--------------|-------------| | MK4202(Q)-20 | 20ns | 25ns | 68 Pin PLCC | 0°C to 70°C | | MK4202(Q)-22 | 22ns | 25ns | 68 Pin PLCC | 0°C to 70°C | | MK4202(Q)-25 | 25ns | 30ns | 68 Pin PLCC | 0°C to 70°C | ### **PACKAGE DIMENSIONS**