#### 1.0 INTRODUCTION #### 1.1 DESCRIPTION The low power CMOS WD16C452/552 is a single device solution for serving two serial input/output ports simultaneously and one bi-directional parallel port for the IBM PC XT, PC AT, PS/2, and compatible systems. The WD16C452 parallel port is compatible with the Centronics printer port and IBM Serial/Parallel Adapter, and each ACE is programmable and compatible with a WD16C450. The WD16C552 parallel port is compatible with the IBM PS/2 bidirectional parallel port and each ACE is compatible with the WD16C550. Each ACE in the WD16C552 is programmable, and it is capable of buffering up to 16 bytes of data for transmission and up to 16 bytes of data upon reception, relieving the CPU of interrupt overhead. Buffering of data also allows greater latency time in interrupt servicing, which is vital in a multitasking environment. DMA signaling, between the internal FIFO buffers and host CPU, allows single or multiple character transfers. Each ACE has a maximum recommended data rate of 512K with a clock frequency of 8.0 MHz. #### 1.2 FEATURES - Two fully programmable serial I/O channels (DC to 512K baud) - Tri-state TTL drive capabilities for bi-directional data bus and control bus on each channel - Loopback controls for communications link fault isolation for each ACE - Line break generation and detection for each ACE - Complete status reporting capabilities - Generation and stripping of serial asynchronous data control bits (start, stop, parity) - Programmable baud rate generator and MODEM control signals for each channel - Fully prioritized independent interrupt system controls for each channel - 16 byte FIFO buffers on both transmit and receive of each channel for CPU relief during high speed data transfer † - Programmable FIFO threshold levels of 1, 4, 8, or 14 bytes on each receive channel † - Two modes of DMA signaling available for transfer of data characters to and from FIFO buffers † - Bidirectional Centronics compatible parallel port for direct printer interface - PS/2 compatible bidirectional parallel port † - CMOS implementation for high speed and low power requirements - (†) The FIFO mode of operation and PS/2 compatible parallel port are not available in the WD16C452. #### 1.3 GENERAL The WD16C452/WD16C552 is a dual ACE, plus a bidirectional parallel port. The two ACE's perform parallel-to-serial conversion on the output and serial-to-parallel conversion on the input. Each ACE is programmable, independent, and has a maximum recommended data rate of 512K baud. The WD16C452 is a dual channel version of the WD16C450 ACE, plus a bidirectional parallel data port which supports a Centronics compatible printer interface. The parallel port, together with the two serial ports, provides IBM PC XT, PC AT, and compatibles with a single device solution for serving three ports. The WD16C552 is a dual channel version of the WD16C550 Enhanced ACE, plus a compatible PS/2 bidirectional parallel port. After power-up and hardware reset, each ACE is functionally compatible to the WD16C450 (Character Mode). Each ACE in the WD16C552 has been enhanced with 16 byte FIFO buffers on both the receive and transmit lines, allowing an additional mode of operation called FIFO mode. FIFO mode (only available in WD16C552), can be activated through software, relieving the CPU of excessive overhead due to interrupts. The PS/2 parallel port, together with the two serial ports, provides IBM PS/2 and compatibles with a single device solution for serving three ports. FIGURE 1-2, WD16C452/WD16C552 BLOCK DIAGRAM **%** 2-2 ## 2.0 SIGNAL DESCRIPTIONS Figure 2-1 illustrates the 68-pin QUAD assembly. Table 2-1 lists all signal descriptions. FIGURE 2-1. WD16C452/WD16C552 68-PIN QUAD ASSEMBLY | PIN | MNEMONIC | DESCRIPTION | |-----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BIDEN | Bidirectional Enable Input signal in the WD16C452, when low enables the parallel port data lines as outputs. When high the WD16C452 will hold the parallel port data pins in a high impedance state, allowing these pins to be driven with data. The BIDEN input signal on the WD16C552 works in conjunction with the DIR bit (see Table 7-3) to control the direction of the parallel port data bit. | | 2, 7, 27,43, 54 | Vss | Ground System signal ground. | | 3 | CS1 | Chip Select 1 Chip Select input when active (low), selects serial channel 1. | | 4 | CLK (1 time) | Clock Input External clock input. | | 5, 31 | DSR1, DSR0 | Data Set Ready When low, this input signal from the communication link indicates that it is ready to exchange data with the associated ACE. Bit 5 of the associated MODEM Status Register reflects the logical state of DSR. | | 6, 30 | RI1, RIO | Ring Indicator Input when low indicates, for the associated ACE, a ringing signal is being received by the MODEM or data set. This logical value is reflected in bit 6 of the associated MODEM Status Register. | | 8, 29 | RLSD1, RLSD0 | Received Line Signal Detect Input from the DCE indicating that the associated ACE is receiving a signal which meets its signal quality conditions. Bit 3 of the associated MODEM Status Register reflects this value. | | 9, 61 | RXRDY0,<br>RXRDY1 ◆ | Receiver Ready Receiver ready output is used to signal DMA transfer to the CPU from the associated ACE. Two modes of operation are available when using FIFO Mode, and one (Mode 0) when using Character Mode. | | | | Mode 0: When in Character Mode (FCR0=0), or in the FIFO Mode (FCR0=1) with FCR3=0, RXRDY will be active (low) if there is at least one character in the RCVR holding register or RCVR FIFO register. RXRDY will go inactive when the RCVR FIFO (FIFO Mode), or holding register (Character Mode) is empty. | | | | Mode 1: In FIFO Mode (FCR0=1) with FCR3=1, RXRDY will go active (low) when the trigger level or time out has been reached. RXRDY goes inactive (high) when the FIFO is empty. | (\*) These pins are internal no connects on the WD16C452. ## **TABLE 2-1. SIGNAL DESCRIPTIONS** | PIN | MNEMONIC | DESCRIPTION | |------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10, 26 | SOUT1, SOUT0 | Serial Data Output Transmitted Serial Data Out to the communication link from the associated ACE. The SOUT signal is set to a marking condition (logical 1) upon a Master Reset. | | 11, 25 | DTR1, DTR0 | Data Terminal Ready Output when low informs the MODEM or data set that the associated ACE is ready to receive. This value is reflected in bit 0 of the MODEM Control Register. | | 12, 24 | RTS1, RTS0 | Request to Send Output when low informs the MODEM or data set that the associated ACE is ready to transmit data. This value is reflected in bit 1 of the MODEM Control Register. | | 13, 28 | CTS1, CTS0 | Clear to Send Input from DCE to the associated ACE indicating remote device is ready to transmit. This value is reflected in bit 4 of the MODEM Status Register. | | 14 - 21 | DB0-DB7 | Data Bits Tri-state, bidirectional communication lines between the ACE and Data Bus. D0 is the least significant bit (LSB) and the first serial transmitted or received bit. | | 22, 42 | TXRDY0*,TXRDY1* | Transmitter Ready FIFO Control Transmit ready output is used to signal DMA transfer to the CPU from the associated ACE. Two modes of operation are available when using FIFO Mode, and one (Mode 0) when using Character Mode. | | | | Mode 0: In Character Mode (FCR0=0) or in FIFO Mode (FCR0=1) with FCR3=0, TXRDY will be active (low) if there are no characters in the Xmit FIFO (FIFO Mode) or Xmit holding register (Character Mode). TXRDY will go inactive after the first character is loaded. | | | | Mode 1: In FIFO Mode (FCR0=1) with FCR3=1, if there is one, or more, unfilled position in the Xmit FIFO TXRDY will be active (low). TXRDY will go inactive when the FIFO is completely full | | 23, 40, 64 | Vcc | Power Supply<br>+5V power supply. | | 32 | CS0 | Chip Select 0 Chip Select input when active (low) selects serial channel 0. | | 33 - 35 | A2, A1, A0 | Address lines A2-A0 These three inputs are used to select an internal register of the ACE, or parallel port. | (\*) These pins are internal no connects on the WD16C452. **TABLE 2-1. SIGNAL DESCRIPTIONS (Continued)** | PIN | MNEMONIC | DESCRIPTION | |---------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 36 | IOW | Input/Output Write Strobe Input when active (low), causes data from the data bus (DB0-DB7) to be input to the selected port's addressed register. The data will be written to the register chosen by A0-A2 and the port is chosen by CS0, CS1, or CS2 to be ACE#1, ACE#2, or parallel port (respectively). | | 37 | IOR | Input/Output Read Strobe Input active (low) will display data from the selected internal register on the data bus DB0-DB7. The chip select line determines within which port the register being accessed resides, and A0-A2 choose the internal register to be read. | | 38 | CS2 | Chip Select 2 Chip Select input when active (low), enables the line printer port. | | 39 | Reset | Reset Input when active (low), will force the device into an idle mode in which all serial data activities are suspended. The device will remain in an idle state until programmed to begin data activities. | | 41, 62 | SINO, SIN1 | Serial Data Inputs Received Serial Data Input from the communication link to the associated ACE. Data on the serial data inputs are disabled when exercising loopback mode, and internally connected to their respective SIN lines. | | 44 | BDO | Bus Buffer Output Output goes active when either serial channel, or the parallel port is selected as an output. BDO is used to control the system bus driver device (74LS245). | | 45, 60 | INTO, INT1 | Serial Channel Interrupts Tri-state output (enabled by bit 3 of MCR) goes high whenever an enabled interrupt is pending for theassociated ACE. INT is reset when the pending interrupt(s) are serviced, or a Master Reset is performed. | | 46 - 53 | PD7-PD0 | Parallel Data Bits Bidirectional data port which provides parallel input and output to the system. The eight lines are held in a high impedance state when BIDEN is high. | | 55 | STB† | Line Printer Strobe Output line, when active, provides the line printer with a signal to latch the data currently on the parallel port. | | 56 | ĀFD† | Line Printer Autofeed Output line, when active, provides a signal for the line printer to autofeed continuous form paper. | <sup>(†)</sup> These outputs are open drain with internal pull-ups. **TABLE 2-1. SIGNAL DESCRIPTIONS (Continued)** | PIN | MNEMONIC | DESCRIPTION | |-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 57 | INIT† | Line Printer Initialize Output line to printer, when active (low), signals the line printer to begin an initialization routine. | | 58 | SLIN† | Line Printer Select Output line, when active (low), selects the printer. | | 59 | INT2/INT2†† | Interrupt Printer Port Tri-state output enabled by bit 4 of WCR. For the WD16C452, INT2 goes active (high) on the rising transition of ACK and reset (low) on the falling transition of ACK. For the WD16C552 INT2 goes active (low) on the rising edge of ACK. INT2 is reset (high) on the rising edge of IOR, when reading the parallel port status register. | | 63 | ERR | Line Printer Error Input line from the line printer, informs the parallel port of an error by inputting an active low signal. Set low by the printer upon a deselect condition, PE, or other error condition. | | 65 | SLCT | Line Printer Select Input from the line printer that goes high when the line printer has been selected. | | 66 | BUSY | Line Printer Busy Input from the line printer that goes high when the line printer has an operation in progress. | | 67 | PE | Line Printer Paper Empty Input from the line printer goes high when the printer is out of paper. | | 68 | ACK | Line Printer Acknowledge Input from line printer that goes low to confirm the data transfer from the WD16C552 to the printer was successful. | (†) These outputs are open drain with internal pull-ups. (††) This pin is INT2 for WD16C452 and INT2 for WD16C552. **TABLE 2-1. SIGNAL DESCRIPTIONS (Continued)** ## 3.0 SERIAL CHANNEL REGISTERS The WD16C552 contains two serial ports. Therefore, the following registers exist in duplicate, one per channel. # 3.1 SERIAL PORT REGISTER ADDRESSING Chip Select (CS0, CS1): When CS0 is low, registers for serial channel 0 can be accessed, and when CS1 is low, registers for serial channel 1 can be accessed. No more than one CS (CS0, CS1) should ever be low at any time (an invalid condition). Master Reset: A low level input on this pin causes the ACE to reset to the condition listed in Table 4-1. Software Reset: A software reset is performed by writing to the Divisor Latches, forcing the transmitter and receiver to an Idle Mode. (Registers are not reset by this operation.) Prior to enabling interrupts, the LSR and RBR registers should be read to clear out any data. This is used to return to a known state without resetting the system. Chip Select (CSO, CS1) and register select (A0, A1, A2) signals must be stable for the duration of a read or write operation. Register Select (A0, A1, A2): To select a register for read or write operation, see Table 3-1. #### NOTE: Divisor Latch Access Bit (DLAB) is the MSB of the Line Control Register. DLAB must be programmed high (logic 1) by the system software to access the Baud Rate Generator Divisor Latches. | DLAB | A2 | <b>A</b> 1 | Α0 | REGISTER | |------------|----|------------|----|-----------------------------------------------------------------------| | 0 | 0 | 0 | 0 | Receiver Buffer Register (read), Transmitter Holding Register (write) | | 0 | 0 | 0 | 1 | Interrupt Enable Register | | X | 0 | 1 | 0 | Interrupt Identification Register (read only) | | X | 0 | 1 | 0 | FIFO Control Register (write only) | | × | 0 | 1 | 1 | Line Control Register | | . <b>X</b> | 1 | 0 | 0 | MODEM Control Register | | X | 1 | 0 | 1 | Line Status Register (read only) | | X | 1 | 1 | 0 | MODEM Status Register | | x | 1 | 1 | 1 | Scratch Pad Register | | 1 | 0 | 0 | 0 | Divisor Latch Register (least significant byte) | | 1 | 0 | 0 | 1 | Divisor Latch Register (most significant byte) | | | | | | | **TABLE 3-1. REGISTER ADDRESSING** 2-8 11/21/90 # 4.0 ACE OPERATIONAL DESCRIPTION #### 4.1 MASTER RESET # 4.2 ACE ACCESSIBLE REGISTERS A low-level input on this pin causes the ACE to reset to the condition listed in Table 4-1. The system programmer has access to any of the registers as summarized in Table 4-2. For individual register descriptions, refer to the following pages under register heading. | REGISTER/SIGNAL | RESET CONTROL | RESET STATE | |-----------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | Receiver Buffer Register | First Word Received | Data | | Transmitter Holding Register | Writing into the<br>Transmitter Holding Register | Data | | Interrupt Enable Register | Master Reset | All Bits Low (0-3 forced and 4-7 permanent) | | Interrupt Identification Register | Master Reset | Bit 0 is High and Bits 1-3; 6<br>and 7 are forced Low. Bits 4<br>and 5 are permanently Low | | Line Control Register | Master Reset | All Bits Low | | MODEM Control Register | Master Reset | All Bits Low | | Line Status Register | Master Reset | All Bits Low, except Bits 5 and 6 are High | | MODEM Status Register | Master Reset<br>MODEM Signal Inputs | Bits 0-3 Low,<br>Bits 4-7 at Input Signal | | Divisor Latch (low order byte) | Writing into the Latch | Data | | Divisor Latch (high order byte) | Writing into the Latch | Data | | SOUT | Master Reset | High | | BDO | BDO = RCLK • IOR (At Master Reset, the CPU sets RCLK and IOR = Low when device is selected.) | High | | INT0,1 (RCVR ERRS) | Master Reset/Read LSR | Low | | INT0,1 (RCVR DATA READY) | Master Reset/Read RBR | Low | | INT2 (WD16C452) | Master Reset/ACK (High) | Low | | INT2 (WD16C552) | Master Reset/Read PPSR | High | | RTS | Master Reset | High | | DTR | Master Reset | High | | RCVR FIFO Counter (WD16C552 only) | MR or FCR1 • FCR0 or ∆FCR0 | All Bits Low | | XMIT FIFO Counter (WD16C552 only) | MR or FCR2 • FCR0 or ΔFCR0 | All Bits Low | | FIFO CONTROL (WD16C552 only) | Master Reset | All Bits Low | | D7 - D0 Data Bus Lines | InTri-state Mode,<br>Unless IOR = Low<br>or IOW = Low when<br>Device is Selected | Tri-state Data (ACE to CPU) Data (CPU to ACE) | TABLE 4-1, RESET CONTROL OF REGISTERS AND PINOUT SIGNALS | | | Ri | EGISTER ADD | RESS | | | |------------|-----------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------|------------------------------------------| | | 0 DLAB=0 | 0 DLAB=0 | 1 DLAB=0 | 2 | 2 | 3 | | Bit<br>No. | Receiver<br>Buffer<br>Register<br>(Read Only) | Transmitter<br>Holding<br>Register<br>(Write Only) | Interrupt<br>Enable<br>Register | Interrupt<br>Identification<br>Register<br>(Read Only) | FIFO Control<br>Register<br>(Write Only) | Line<br>Control<br>Register | | 0 | Data Bit 0 | Data Bit 0 | Enable<br>Received<br>Data<br>Available<br>Interrupt<br>(ERBFI) | "0" if<br>Interrupt<br>Pending<br>(IP) | FIFO<br>Enable<br>(Write Only)<br>(FEWO) | Word Length<br>Select Bit<br>0 (WLS0) | | 1 | Data Bit 1 | Data Bit 1 | Enable<br>Transmitter<br>Holding<br>Register<br>Empty<br>Interrupt<br>(ETBEI) | Interrupt<br>ID Bit 0<br>(IIDB0) | Rcvr<br>FIFO<br>Reset<br>(RFR) | Word Length<br>Select Bit<br>1 (WLS1) | | 2 | Data Bit 2 | Data Bit 2 | Enable<br>Receiver<br>Line Status<br>Interrupt<br>(ERLSI) | Interrupt<br>ID Bit 2<br>(IIDB2) | Transmitter<br>FIFO<br>Reset<br>(TFR) | Number of<br>Stop Bits<br>(STB) | | 3 | Data Bit 3 | Data Bit 3 | Enable<br>MODEM<br>Status<br>Interrupt<br>(EDSSI) | Interrupt<br>ID Bit 3<br>(IIDB3)* | DMA<br>Mode<br>Select<br>(DMS) | Parity<br>Enable<br>(PEN) | | 4 | Data Bit 4 | Data Bit 4 | 0 | 0 | Reserved | Even<br>Parity<br>Select<br>(EPS) | | 5 | Data Bit 5 | Data Bit 5 | 0 | 0 | Reserved | Stick Parity<br>(STP) | | 6 | Data Bit 6 | Data Bit 6 | 0 | FIFO<br>Enabled*<br>(READ ONLY)<br>(FERO) | Rcvr FIFO<br>Trigger Level<br>(LSB)(RTLSB) | Set Break<br>Control<br>(SBR) | | 7 | Data Bit 7 | Data Bit 7 | 0 | FIFO<br>Enabled*<br>(READ ONLY)<br>(FERO) | Rcvr FIFO<br>Trigger Level<br>(MSB)<br>(RTMSB) | Divisor<br>Latch<br>Access Bit<br>(DLAB) | | (•) The | ese bits are 0 in Ch | aracter Mode. | | | | | TABLE 4-2. ACCESSIBLE WD16C452/WD16C552 REGISTERS **//** | | 4 | 5 | GISTER ADD<br>6 | 7 | 0 DLAB=1 | 1 DLAB=1 | |------------|------------------------------------|----------------------------------------------------|------------------------------------------------------|----------------------------|---------------------------|---------------------------| | Bit<br>No. | MODEM<br>Control<br>Register | Line<br>Status<br>Register | MODEM<br>Status<br>Register | Scratch<br>Pad<br>Register | Divisor<br>Latch<br>(LSB) | Divisor<br>Latch<br>(MSB) | | 0 | Data<br>Terminal<br>Ready<br>(DTR) | Data<br>Ready<br>(DR) | Delta<br>Clear to<br>Send<br>(DCTS) | Bit 0 | Bit 0 | Bit 8 | | 1 | Request<br>to Send<br>(RTS) | Overrun<br>Error<br>(OE) | Delta<br>Data Set<br>Ready<br>(DDSR) | Bit 1 | Bit 1 | Bit 9 | | 2 | Not<br>Connected<br>(NC) | Parity<br>Error<br>(PE) | Trailing<br>Edge Ring<br>Indicator<br>(TERI) | Bit 2 | Bit 2 | Bit 10 | | 3 | Interrupt<br>(Int) | Framing<br>Error<br>(FE) | Delta<br>Receive<br>Line Signal<br>Detect<br>(DRLSD) | Bit 3 | Bit 3 | Bit 11 | | 4 | Loop | Break<br>Interrupt<br>(BI) | Clear to<br>Send<br>(CTS) | Bit 4 | Bit 4 | Bit 12 | | 5 | 0 | Transmitter<br>Holding<br>Register<br>Empty (THRE) | Data Set<br>Ready<br>(DSR) | Bit 5 | Bit 5 | Bit 13 | | 6 | 0 | Transmitter<br>Empty<br>(TEMT) | Ring<br>Indicator<br>(RI) | Bit 6 | Bit 6 | Bit 14 | | 7 | 0 | Error in<br>RCVR<br>FIFO <sup>†</sup><br>(EIRF) | Received<br>Line Signal<br>Detect<br>(RLSD) | Bit 7 | Bit 7 | Bit 15 | TABLE 4-2. ACCESSIBLE WD16C452/WD16C552 REGISTERS (Contd) #### 4.3 LINE CONTROL REGISTER Bits 0 and 1: These two bits specify the number of bits in each transmitted or received serial character. The encoding of bits 0 and 1 are as follows: | Bit 1 | Bit 0 | Word Length | |-------|-------|-------------| | 0 | 0 | 5 bits | | 0 | 1 | 6 bits | | 1 | 0 | 7 bits | | 1 | 1 | 8 bits | Bit 2: This bit specifies the number of stop bits in each transmitted or received serial character. If bit 2 is logic 0, 1 Stop bit is generated or checked in the transmit or receive data, respectively. If bit 2 is a logic 1 when a 5-bit word length is selected via bits 0 and 1, 1-1/2 Stop bits are generated or checked. If bit 2 is a logic 1 when either a 6-, 7-, or 8-bit word length is selected, 2 Stop bits are generated or checked. Bit 3: This bit is the Parity Enable bit. When bit 3 is a logic 1, a Parity bit is generated (Transmit data) or checked (Receive data) between the last data word bit and Stop bit of the serial data. (The Parity bit is used to produce an even or odd number of 1's when the data word bits and the Parity bit are summed.) Bit 4: This bit is the Even Parity Select bit. When bit 3 is a logic 1 and bit 4 is a logic 0, an odd number of logic 1's is transmitted or checked in the data word bits and Parity bit. When bit 3 is a logic 1 and bit 4 is a logic 1, an even number of bits is transmitted or checked. Bit 5: This bit is the Stick Parity bit. When bit 3 is a logic 1 and bit 5 is a logic 1, the Parity bit is transmitted and then detected by the receiver in the opposite state indicated by bit 4. Bit 6: This bit is the Set Break Control bit. When bit 6 is a logic 1, the serial output (SOUT) is forced to the Spacing (logic 0) state and remains there (until reset by a low-level bit 6) regardless of other transmitter activity. This feature enables the CPU to alert a terminal in a computer communications system. Bit 7: This bit is the Divisor Latch Access Bit (DLAB). It must be set high (logic 1) to access the Divisor Latches of the Baud Rate Generator during a Read or Write operation. It must be set low (logic 0) to access the Receiver Buffer, the Transmitter Holding Register, or the Interrupt Enable Register. # 4.4 ACE PROGRAMMABLE BAUD RATE GENERATOR The ACE contains a programmable Baud Rate Generator capable of taking any clock input (dc to 8.0 MHz) and dividing it by any divisor from 1 to (2<sup>16</sup> - 1). The output frequency of the Baud Generator is 16 times the baud rate. Two 8-bit latches store the divisor in a 16-bit binary format. These Divisor Latches must be loaded during initialization in order to insure desired operation of the Baud Rate Generator. Upon loading either of the Divisor Latches, a 16-bit Baud counter is immediately loaded. This prevents long counts on initial load. Tables 4-3, 4-4, and 4-5 illustrate the use of the Baud Generator with three different driving frequencies. One is referenced to a 1.8432 MHz clock. Another is a 3.072 MHz clock. The third is an 8.0 MHz clock. NOTE: The maximum operating frequency of the Baud Generator is 8.0 MHz. In no case should the data rate be greater than 512K baud. | Desired<br>Baud<br>Rate | Divisor Used<br>to Generate<br>16 Times Clock | Percent Error<br>Difference Between<br>Desired and Actual | |-------------------------|-----------------------------------------------|-----------------------------------------------------------| | 50 | 2304 | | | 75 | 1536 | | | 110 | 1047 | 0.026 | | 134.5 | 857 | 0.058 | | 150 | 768 | | | 300 | 384 | | | 600 | 192 | | | 1200 | 96 | | | 1800 | 64 | | | 2000 | 58 | 0.690 | | 2400 | 48 | | | 3600 | 32 | | | 4800 | 24 | | | 7200 | 16 | | | 9600 | 12 | <del></del> | | 19200 | 6 | | | 38400 | 3 | | | 56000 | 2 | 2.860 | TABLE 4-3. BAUD RATES USING 1.8432 MHz CLOCK | Desired<br>Baud<br>Rate | Divisor Used<br>to Generate<br>16 Times Clock | Percent Error<br>Difference Between<br>Desired and Actual | |-------------------------|-----------------------------------------------|-----------------------------------------------------------| | 50 | 3840 | | | 75 | 2560 | | | 110 | 1745 | 0.026 | | 134.5 | 1428 | 0.034 | | 150 | 1280 | <del></del> | | 300 | 640 | | | 600 | 320 | | | 1200 | 160 | | | 1800 | 107 | | | 2000 | 96 | | | 2400 | 80 | | | 3600 | 53 | 0.628 | | 4800 | 40 | | | 7200 | 27 | 1.230 | | 9600 | 20 | | | 19200 | 10 | | | 38400 | 5 | | | 56000 | 3 | 14.285 | TABLE 4-4. BAUD RATES USING 3.072 MHz CLOCK | Desired<br>Baud<br>Rate | Divisor Used<br>to Generate<br>16 Times Clock | Percent Error<br>Difference Between<br>Desired and Actual | |-------------------------|-----------------------------------------------|-----------------------------------------------------------| | 50 | 10000 | | | 75 | 6667 | 0.005 | | 110 | 4545 | 0.010 | | 134.5 | 3717 | 0.013 | | 150 | 3333 | 0.010 | | 300 | 1667 | 0.020 | | 600 | 833 | 0.040 | | 1200 | 417 | 0.080 | | 1800 | 277 | 0.080 | | 2000 | 250 | | | 2400 | 208 | 0.160 | | 3600 | 139 | 0.080 | | 4800 | 104 | 0.160 | | 7200 | 69 | 0.644 | | 9600 | 52 | 0.160 | | 19200 | 26 | 0.160 | | 38400 | 13 | 0.160 | | 56000 | 9 | 0.790 | | 128000 | 4 | 2.344 | | 256000 | 2 | 2.344 | | 512000 | 1 | 2.344 | TABLE 4-5. BAUD RATES USING 8.0 MHz CLOCK #### 4.5 LINE STATUS REGISTER This 8-bit read and write register provides status information to the CPU concerning the data transfer. Its contents are indicated in Table 4-2 and are described below. Bit 0: This bit is the Receiver Data Ready (DR) indicator. Bit 0 is set to a logic 1 whenever a complete incoming character has been received and transferred into the Receiver Buffer Register, or to the RCVR FIFO (when in FIFO Mode). Bit 0 will be reset to a logic 0 by the CPU reading the data in the Receiver Buffer Register (for Character Mode). In FIFO Mode, Receiver Data Ready is set when the receiver shift register is loaded into the FIFO and reset when the receiver FIFO is empty. Bit 1: This bit is the Overrun Error (OE) indicator. Bit 1 indicates that data in the Receiver Buffer Register was not read by the CPU before the next character was transferred into the Receiver Buffer Register, thereby destroying the previous character. The OE indicator is reset whenever the CPU reads the contents of the Line Status Register. When in FIFO Mode, an OE occurs after the RCVR FIFO is full and the receiver shift register has completely received the next character. An OE is indicated to the CPU as soon as it occurs. The character in the shift register will be written over, but nothing will be transferred to the FIFO. Bit 2: This bit is the Parity Error (PE) indicator. Bit 2 indicates that the received data character does not have the correct even or odd parity, as selected by the even-parity-select bit. The PE bit is set to a logic 1 upon detection of a parity error and is reset to logic 0 whenever the CPU reads the contents of the Line Status Register. When in FIFO Mode a parity error is associated with a particular character in the FIFO, and revealed to the CPU when the associated character is in the top of the FIFO. Bit 3: This bit is the Framing Error (FE) indicator. Bit 3 indicates that the received character did not have a valid Stop Bit. Bit 3 is set to a logic 1 whenever the Stop Bit following the last data bit or parity bit is detected as a zero bit (Spacing Level). Bit 3 is reset to logic 0 whenever the CPU reads the contents of the Line Status Register. When in FIFO Mode, an FE is associated with a particular character in the FIFO, and revealed to the CPU when the associated character is in the top of the FIFO. Bit 4: This bit is the Break Interrupt (BI) indicator. Bit 4 is set to a logic 1 whenever the received data input is held in the Spacing (Logic 0) state for longer than a full word transmission time (that is, the total time of Start Bit + data bits + Parity + Stop Bits). Bit 4 is reset to logic 0 whenever the CPU reads the contents of the Line Status Register. Restarting after a break is received requires the SIN pin be high for at least one-half (1/2) bit time. When in FIFO Mode, BI is associated to the particular character in the FIFO, and this bit is set when the associated character is in the top of the FIFO. #### NOTE: Bits 1 through 4 are the error conditions that produce a Receiver Line Status interrupt whenever any of the corresponding conditions are detected and Receiver Line Status interrupt is enabled. All bits except bit 7 of the Status Register can be set or reset by writing to the register. Bit 5: This bit is the Transmitter Holding Register Empty (THRE) indicator. Bit 5 indicates that the ACE is ready to accept a new character for transmission. This bit also causes the ACE to issue an interrupt to the CPU when the Transmit Holding Register Empty Interrupt enable is set high. The THRE bit is set to a logic 1 when a character is transferred from the Transmitter Holding Register into the Transmitter Shift Register. The bit is reset to logic 0 concurrently with the loading of the Transmitter Holding Register by the CPU. When in the FIFO Mode, this bit will be set when the XMIT FIFO is empty, and cleared after at least one character is written into the XMIT FIFO. The Transmitter FIFO Empty indications will be delayed one character time minus the last Stop bit time whenever the following occurs: the Transmitter FIFO is empty and there have not been at least two characters in Transmitter FIFO at the same time since the last time that Transmitter FIFO was empty. The first transmitter interrupt after changing the first bit of FIFO Control Register will be immediate if it is enabled. Bit 6: This bit is the Transmitter Empty (TEMT) indicator. Bit 6 is set to a logic 1 when both trans- mitter registers (Transmitter Holding Register and Transmitter Shift Register) are idle (empty). It is reset to a logic 0 upon loading of data into the Transmitter Holding Register. In FIFO Mode this bit is set when the XMIT FIFO and XMIT Shift Register are both empty. It is cleared when at least one byte is written into the XMIT FIFO. Bit 7: This bit (LSR7) is 0 when in Character Mode. When in FIFO Mode, this bit is a one if there is at least one parity error, framing error or break indication in the FIFO. LSR7 is cleared when this register is read as long as there are no additional errors in the FIFO. # 4.6 INTERRUPT IDENTIFICATION REGISTER The ACE has an interrupt capability that allows for complete flexibility in interfacing to all popular microprocessors presently available. In order to provide minimum software overhead during data character transfers, the ACE prioritizes interrupts into four levels. The four levels of interrupt conditions are as follows: Receiver Line Status (priority 1); Received Data Ready (priority 2); Transmitter Holding Register Empty (priority 3); and MODEM Status (priority 4). Information indicating that a prioritized interrupt is pending and source of that interrupt is stored in the Interrupt Identification Register (refer to Table 4-2). This register (IIR), when addressed during chipselect time, freezes the highest priority interrupt pending and no other interrupts are acknowledged until the particular interrupt is serviced by the CPU. Its contents are indicated in Table 4-6 and are described below. Bit 0: This bit can be used in either a hardwired prioritized or polled environment to indicate whether an interrupt is pending. When bit 0 is a logic 0, an interrupt is pending and the IIR contents may be used as a pointer to the appropriate interrupt service routine. When bit 0 is a logic 1, no interrupt is pending and polling (if used) continues. Bits 1 through 3: These three bits are used to identify the highest prioritiy interrupt pending (see Table 4-6). Bits 4 and 5: These bits are always logic 0. Bits 6 and 7: These bits, when set, indicate that the device is in FIFO Mode (FCR0 = 1). | INT | ERRUPT<br>REGIS | | FICATIO | N | INTERR | UPT SET AND RESI | ET FUNCTIONS | |-------|-----------------|-------|---------|-------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Priority<br>Level | Interrupt<br>Flag | Interrupt<br>Source | Interrupt<br>Reset Control | | 0 | 0 | 0 | 1 | | None | None | | | 0 | 1 | 1 | 0 | Highest | Receiver<br>Line Status | Overrun Error<br>or Parity Error<br>or Framing Error<br>or Break Interrupt | Reading the<br>Line Status<br>Register | | 0 | 1 | 0 | 0 | Second | Received Data<br>Available | Receiver Data<br>Available | Reading the<br>Receiver Buffer<br>Register | | 1 | 1 | 0 | 0 | Second | Character<br>Timeout<br>Identification | No Characters have been input or removed from RCVR FIFO during the last 4 character times, and at least one character occupies it during this time. | Reading the<br>Receiver Buffer<br>Register | | 0 | 0 | 1 | 0 | Third | Transmitter<br>Holding<br>Register<br>Empty | Transmitter<br>Holding<br>Register<br>Empty | Reading the IIR<br>Register (if source<br>of interrupt) or<br>Writing into the<br>Transmitter<br>Holding Register | | 0 | 0 | 0 | 0 | Fourth | MODEM<br>Status | Clear to Send<br>or Data Set or<br>Ring Indicator<br>or Received Line<br>Signal Detect | Reading the<br>MODEM Status<br>Register | **TABLE 4-6. INTERRUPT CONTROL FUNCTIONS** #### 4.7 INTERRRUPT ENABLE REGISTER This 8-bit register enables the four interrupt sources of the ACE to separately activate the device Interrupt (INT) output signal, when bit 3 of MCR is a logic 1. Its contents are indicated in Table 4-2 and are described below. It is possible to totally disable the interrupt system by resetting bits 0 through 3 of the Interrupt Enable Register. Similarly, by setting the appropriate bits of this register to a logic 1, selected interrupts can be enabled. Disabling the interrupt system inhibits the Interrupt Identification Register and the active (high) INT output from the device. All other system functions operate in their normal manner, including the setting of the Line Status and MODEM Status Registers. Bit 0: This bit enables the Received Data Available Interrupt when set to logic 1. Bit 1: This bit enables the Transmitter Holding Register Empty Interrupt when set to logic 1. Bit 2: This bit enables the Receiver Line Status Interrupt when set to logic 1. Bit 3: This bit enables the MODEM Status Interrupt when set to logic 1. Bits 4 through 7: These four bits are always logic 0. #### 4.8 SCRATCH PAD REGISTER This 8-bit register does not control or report status on any part of the ACE. It is a read/write register that can be used by the programmer as a general purpose register. #### 4.9 FIFO CONTROL REGISTER This write only register is located at the same address as the IIR (read only). This register is used to enable FIFO Mode, clear FIFOs, set the RCVR FIFO trigger levels, and select the mode of DMA signaling. Bit 0: Writing a one to this bit enables the XMIT and RCVR FIFOs. When changing from Character Mode to FIFO Mode, data in the FIFOs does not automatically clear. Resetting FCR0 will clear all characters from RCVR Error FIFO. The FIFOs should be cleared immediately after changing to FIFO mode. This bit must be a 1 before writing to other FCR bits or they will not be programmed. Bit 1: Writing a 1 to FCR1 will clear all bytes from RCVR Error FIFO and reset its counters to 0, and then self clear this bit to 0. The shift register and RCVR FIFO are not cleared. Bit 2: Functions the same as bit 1, but for XMIT FIFO. Bit 3: If FCR0 = 1, setting FCR3 to a 1 will cause the RXRDY and TXRDY pins to change from Mode 0 to Mode 1 (see pin description of RXRDY and TXRDY). Bits 4 and 5: Reserved for future use. Bits 6 and 7: These bits control the trigger level of the RCVR FIFO interrupt. | 7 | 6 | RCVR FIFO TRIGGER<br>LEVEL (BYTES) | |---|---|------------------------------------| | 0 | 0 | 01 | | 0 | 1 | 04 | | 1 | 0 | 08 | | 1 | 1 | 14 | 11/21/90 # 5.0 MODEM CONTROL REGISTER This 8-bit register controls the interface either with the MODEM or data set (or a peripheral device emulating a MODEM). The contents of the MODEM Control Register are indicated in Table 4-2. Bit 0: This bit controls the Data Terminal Ready (DTR) output. When bit 0 is set to a logic 1, the DTR output is forced to a logic 0. When bit 0 is reset to a logic 0, the DTR output is forced to a logic 1. #### NOTE: The DTR output of the ACE may be applied to an EIA inverting line driver (such as the DS1488) to obtain the proper polarity input at the succeeding MODEM or data set. Bit 1: This bit controls the Request to Send (RTS) output. Bit 1 affects the RTS output in a manner identical to that described above for bit 0. Bit 2: No connect. In loopback mode this bit is connected to the MODEM Status Register bit 6. Bit 3: This bit enables the INT output pin. When this bit is a logic 0 the INT output pin is tri-stated. In loopback mode this bit is connected to bit 7 of the MODEM Status Register. Bit 4: This bit provides a loopback feature for diagnostic testing of the ACE. When bit 4 is set to logic 1, the following occurs: the transmitter Serial Output (SOUT) is set to a logic 1 (high) state; the receiver Serial Input (SIN) is disconnected; the output of the Transmitter Shift Register is "looped back" into the Receiver Shift Register input; the four MODEM Control Inputs (CTS, DSR, RLSD, and Ri) are disconnected; and the four MODEM Control bits (0-3) are internally connected to the four MODEM Control inputs. The INT output pin is tri-stated when in loopback mode. In the diagnostic mode, data that is transmitted is immediately received. This feature allows the processor to verify the transmit- and receive-data paths of the ACE. In the diagnostic mode, the receiver and transmitter interrupts are fully operational. The MODEM Control Interrupts are also operational but the interrupts' sources are now the lower four bits of the MODEM Control Register instead of the four MODEM Control inputs. The interrupts are still controlled by the Interrupt Enable Register. The ACE MODEM interrupt system can be tested by writing into the lower four bits of the MODEM Status Register. To return to this operation, the registers must be reprogrammed for normal operation and then bit 4 must be reset to a logic 0. Bits 5 through 7: These bits are permanently set to a logic 0. FIGURE 5-1, INTERRUPT SIGNAL LOGIC **//** 11/21/90 2-19 ### 6.0 MODEM STATUS REGISTER This 8-bit register provides the current state of the control lines from the MODEM (or peripheral device) to the CPU. In addition to this information, four bits of the MODEM Status Register provide change information. These bits are set to a logic 1 whenever a control input from the MODEM changes state. They are reset to logic 0 whenever the CPU reads the MODEM Status Register. The contents of the MODEM Status Register are indicated in Table 4-2 and are described below. Bit 0: This bit is the Delta Clear to Send (DCTS) indicator. Bit 0 indicates that the CTS input to the device has changed state since the last time it was read by the CPU. Bit 1: This bit is the Delta Data Set Ready (DDSR) indicator. Bit 1 indicates that the DSR input to the device has changed since the last time it was read by the CPU. Bit 2: This bit is the Trailing Edge of Ring Indicator (TERI) detector. Bit 2 indicates that the RI input to the device has changed from an On (logic 1) to an Off (logic 0) condition. Bit 3: This bit is the Delta Received Line Signal Detector (DRLSD) indicator. Bit 3 indicates that the RLSD input to the device has changed state. **NOTE:** Whenever bit 0, 1, 2, or 3 is set to logic 1, a MODEM Status Interrupt is generated. Bit 4: <u>This</u> bit is the complement of the Clear to <u>Send</u> (CTS) input. This bit becomes equivalent to RTS of the MODEM Control Register, if Bit 4 of the MODEM Control Register is set to 1. Bit 5: This bit is the complement of the Data Set Ready (DSR) input. This bit becomes equivalent to DTR of the MODEM Control Register, if Bit 4 of the MODEM Control Register is set to 1. Bit 6: This bit is the complement of the Ring Indicator (RI) input. This bit becomes equivalent to Bit 2 of the MODEM Control Register, if Bit 4 of the MODEM Control Register is set to 1. Bit 7: This bit is the complement of the Received Line Signal Detect (RLSD) input. This bit becomes equivalent to Bit 3 of the MODEM Control Register, if Bit 4 of the MODEM Control Register is set to 1. #### FIFO Interrupt Mode Operation Notes: When FCR0=1 and IER0=1 the following RCVR interrupts will occur: - 1. A FIFO timed interrupt occurs when: - a. There is at least one byte in the RCVR FIFO. - b. No character has been received in 4 continuous character times (if 2 stop bits are being used the second one is included in this time delay). - The most recent CPU read from the FIFO has exceeded 4 continuous character times. The timeout counter is proportional to the baud rate. After a timeout interrupt, the interrupt is cleared and the timer is reset when the CPU reads a character from the RCVR FIFO. When the RCVR FIFO reaches its programmed trigger level, the receive data interrupt is set. This interrupt is cleared as soon as the FIFO level falls below the trigger level. #### **FIFO Pointer Notes:** The RCVR FIFO has an internal pointer that automatically points to the RCVR Data byte to be read and the associated Status byte. Reading the RCVR Data byte will increment the internal counter, whereas reading the Status byte will not. The Status byte should always be read prior to the Data byte associated with it. #### **FIFO Polling Mode Operation Notes:** This mode is initialized when FCR0=1 and IER0, IER1, IER2, and IER3 are all 0. In polling mode, the user can poll the LSR directly to check the transmitter and receiver status. Since the receiver and transmitter are controlled separately, either one or both can be in polling mode. There is no trigger level reached or timeout condition indicated on the Interrupt pin in the FIFO Polling Mode, however, the RCVR and XMIT FIFOs are still fully capable of holding characters. // #### 7.0 PARALLEL PORT DESCRIPTION The parallel port supports Centronics-type printers. When CS2 is low, the parallel port is selected allowing access to all parallel port control and status registers. (Refer to Tables 7-1 and 7-2.) **Register Descriptions:** #### Read Port Register Bits 0 through 7: These bits correspond to the data on the parallel bus. This register is used to read the data from the parallel bus. #### Read Status Register Bits 0 through 1: These bits are set to a logic one. Bit 2: This bit represents the status of the $\overline{\text{INT}}$ pin. This bit is only available in the WD16C552. Bits 3 through 7: These bits represent the status of the corresponding pins. Refer to Table 7-2. ### Read Control Register Bits 0 through 3: These bits show the status of the corresponding pins. Refer to Table 7-2. NOTE: These values reflect the signal on the open drain outputs, not necessarily the value in the write control register. Bit 4: This bit represents the status of INT2 being enabled. INT2 is enabled when this bit is set to one. | REGISTER | IOW | IOR | A0 | 1 | |---------------|-----|-----|----|--------| | Read Data | 1 | 0 | 0 | ) | | Read Status | 1 | Ō | 1 | ń | | Read Control | 1 | Ō | Ò | ĺ | | Invalid | 1 | Ō | 1 | , | | Write Data | 0 | 1 | Ó | ,<br>, | | Invalid | Ö | 1 | 1 | ń | | Write Control | Ō | 1 | ò | í | | Invalid | Ö | i | 1 | i | TABLE 7-1. PARALLEL PORT (CS2=0) REGISTER ADDRESSES | BIT<br>NO. | READ<br>PORT<br>0 | READ<br>STATUS<br>1 | READ<br>CONTROL<br>2 | WRITE<br>CONTROL<br>2 | WRITE<br>DATA<br>0 | |------------|-------------------|-----------------------------|----------------------|-----------------------|--------------------| | 0 | Data Bit 0 | 1 | Strobe | Strobe | Data Bit 0 | | 1 | Data Bit 1 | 1 | Autofd | Autofd | Data Bit 1 | | 2 | Data Bit 2 | <del>INT</del> <sup>♦</sup> | Init | Init | Data Bit 2 | | 3 | Data Bit 3 | Error | Slin | Slin | Data Bit 3 | | 4 | Data Bit 4 | Slct | Irq Enb | Irq Enb | Data Bit 4 | | 5 | Data Bit 5 | PE | 1 | DIR <sup>♦</sup> | Data Bit 5 | | 6 | Data Bit 6 | Ack | 1 | 1 | Data Bit 6 | | 7 | Data Bit 7 | Busy | 1 | 1 | Data Bit 7 | TABLE 7-2. ACCESSIBLE PARALLEL PORT REGISTERS **%** 11/21/90 2-21 Bits 5 through 7: These bits always return to a logic one. #### Write Port Register Bits 0 through 7: These bits correspond to the data to be placed on the parallel bus. This register is used to write data to the parallel bus based on Table 7-3. Write Control Register Bits 0 through 4: Writing to these bits will set the output of the corresponding pins. Bit 5: The Direction bit works in conjunction with the BIDEN pin to determine the direction of the parallel port data bus in extended mode, as described in the table below. This bit is only available in the WD16C552, and is a write only bit. | PORT<br>MODE | PORT<br>DIRECTION | PIN 1<br>BIDEN | DIRECTION<br>BIT | |--------------|-------------------|----------------|------------------| | Extended | Write | 1 | 0 | | Extended | Write | 0 | × | | Extended | Read | 1 | 1 | | Compatible | Write | 0 | N/A | | Compatible | Read | 1 | N/A | **TABLE 7-3. PARALLEL PORT OPERATION MODES** | REGISTER/<br>SIGNAL | RESET<br>CONTROL | RESET<br>STATE | |---------------------|------------------|-----------------------------------------------------------------------------------| | Control | Master Reset | All bits low. | | Data (Write) | Master Reset | All bits low. | | Data (Read) | Master Reset | Data | | Status | Master Reset | Bits 0-2 are high,<br>Bits <u>3-7 a</u> re ERR, SLCT,<br>PE, ACK and Busy inputs. | | INT2 | Master Reset | High Impedence. | | SLIN | Master Reset | High. | | INIT | Master Reset | Low. | | ĀFD | Master Reset | High. | | STB | Master Reset | High. | TABLE 7-4. PARALLEL PORT RESET CONTROL OF REGISTERS & SIGNAL # 8.0 TYPICAL APPLICATIONS Figures 8-1 and 8-2 show how to use the ACE devices in a 80286 system and in a microcomputer system with a high-capacity data bus. FIGURE 8-1. TYPICAL INTERFACE FOR A HIGH-CAPACITY DATA BUS FIGURE 8-2. TYPICAL 16-BIT MICROPROCESSOR/RS-232 TERMINAL INTERFACE USING THE WD16C552 #### **APPENDIX A** # A.0 DC OPERATING CHARACTERISTICS # **ABSOLUTE MAXIMUM RATINGS** | Temperature Under Bias | 0°C (32°F) to 70°C (158°F) | |--------------------------------------------------|--------------------------------| | Storage Temperature | 65°C (-85°F) to +150°C (302°F) | | All Input or Output Voltages with respect to Vss | 0.5V to +7.0V | | Power Dissination WD16C452/WD16C552 | 300 mW | Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under DC Operating Characteristics. | | WD16C452/WD16C552 | | | | | | | | |-----------|-----------------------------|------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | SYMBOL | CHARACTERISTIC | MIN | MAX | UNITS | TEST<br>CONDITIONS | | | | | Vilx | Clock Input Low<br>Voltage | -0.5 | 8.0 | V | | | | | | Vihx | Clock Input High<br>Voltage | 2.0 | Vcc | V | | | | | | Vil | Input Low Voltage | -0.5 | 8.0 | V | | | | | | Vih | Input High Voltage | 2.0 | Vcc | V | | | | | | Vol | Output Low Voltage | | 0.4 | V | lol = 4.0 mA on DB0-DB7.<br>lol = 24 mA on <u>PD0-PD7.</u><br><u>lol = 20 mA</u> on <u>INIT, STB</u> ,<br><u>SLIN, AFD</u><br>(NOTE).<br>lol = 2.0 mA on other outputs. | | | | | Voh | Output High Voltage | 2.4 | | V | loh = -0.4 mA on DB0-DB7.<br>loh = -15.0 mA on <u>PD0</u> -PD7.<br><u>loh = -0.55 mA o</u> n INIT,<br>AFD, STB, SLIN.<br>loh= -0.2 mA on other outputs. | | | | | Icc | Power Supply Current | | 60 | mA | Vcc = 5.25V, no loads on outputs: SIN0, SIN1, DSR0, DSR1, RLSD0, RLSD1, CTS0, CTS1, Rl0, Rl1 = 2.0V. Other inputs = 0.8V. Baud Rate = 512K. BRG = 8 MHz. | | | | | lil | Input Leakage | | ±10 | μΑ | Vcc = 5.25V, Vss = 0.0V.<br>All other pins float. | | | | | Icl | Clock Leakage | | ±10 | μΑ | Vin = 0.0V, 5.25V. | | | | | ldi | Data Bus Leakage | | ±10 | μΑ | Vout = 0.4V, Vout = 4.6V<br>Data Bus in High<br>Impedance State. | | | | | loz | 3 State Leakage | | ± 20 | μΑ | Vcc = 5.25V, GND = 0V,<br>Vout = 0.0V, 5.25V. | | | | | Vil (RES) | Reset Schmitt Vil | | 0.8 | V | | | | | | Vih (RES) | Reset Schmitt Vih | 2.0 | | ٧ | | | | | #### NOTE: The SLIN, AFD, STB and INIT outputs are all open collector with 2.5K to 3.5K Ohms internal pull-up resistors. When in Vol state, each input will sink a minimum of 20 mA. The internal pull-ups generate 2.0 mA of internal Iol. TABLE A-1. DC OPERATING CHARACTERISTICS Ta = 0°C (32°F) to =70°C (158°F), Vcc = $+5V \pm 5\%$ , Vss = 0V, Unless Otherwise Specified. // | | • | WD16C45 | 52/WD160 | 552 | TEST | | |--------|--------------------|---------|----------|-------|------------------------------------|--| | SYMBOL | CHARACTERISTIC | TYP | MAX | UNITS | CONDITIONS | | | Cin | Input Capacitance | 6 | 10 | pF | Unmeasured Pins<br>Returned to Vss | | | Cout | Output Capacitance | 10 | 20 | pF | Unmeasured Pins<br>Returned to Vss | | TABLE A-2. CAPACITANCE Ta = 25°C (77°F), f = 1.0 MHz, Vcc = Vss = 0V #### **APPENDIX B** # **B.0 AC OPERATING CHARACTERISTICS AND TIMING DIAGRAMS** Ta = 0°C (32°F) to +70°C (158°F), Vss = +5V $\pm$ 5% ## **B.1 TIMING DIAGRAMS** | FIGURE NUMBER | TITLE | |---------------|-------------------------------------------------------------------| | B-1 | Receiver Timing | | B-2 | Transmitter Timing | | B-3 | MODEM Control Timing | | B-4 | Read Cycle Timing | | B-5 | Write Cycle Timing | | B-6 | RCVR FIFO Signaling Timing for First Byte | | B-7 | RCVR FIFO Signaling Timing after First Byte (RBR already set) | | B-8 | Receiver DMA Mode 0 Timing (FCR0 = 0 or FCR0 = 1 and FCR3 = 0) | | B-9 | Receiver DMA Mode 1 Timing (FCR0 = 1 and FCR3 = 1) | | B-10 | Transmitter DMA Mode 0 Timing (FCR0 = 0 or FCR0 = 1 and FCR3 = 0) | | B-11 | Transmitter DMA Mode 1 (FCR3 = 1) | | B-12 | Parallel Port Timing | | B-13 | WD16C452 Parallel Port Interrupt Timing | | B-14 | WD16C552 Parallel Port Interrupt Timing | | | | TABLE B-1. WD16C452/WD16C552 TIMING DIAGRAMS FIGURE B-1. RECEIVER TIMING | | 2 | TEST | | | | |--------|-----------------------------------------------|------|-----------------|-----------------|-------------| | SYMBOL | CHARACTERISTIC | MIN | MAX | UNITS | CONDITIONS | | tSCD | Delay from RCLK† to<br>Sample Time | | 2 | μs | | | tSINT | Delay from<br>Stop to Set Interrupt | | 17 <sup>•</sup> | RCLK†<br>Cycles | 100 pF Load | | tRINT | Delay from IOR<br>(RD RBR) Reset<br>Interrupt | | 1 | μs | 100 pF Load | <sup>(\*)</sup> When receiving the first byte in FIFO Mode, <sup>t</sup>SINT (only for timeout or trigger level interrupt) will be delayed 19 RCLK cycles, except for a timeout interrupt where <sup>t</sup>SINT will be delayed 24 RCLK cycles. **TABLE B-2. RECEIVER TIMING** **//**2 11/21/90 2-29 <sup>(†)</sup> RCLK is an internal clock used for sampling serial in data. RCLK is equivalent to 16 times the baud rate clock. FIGURE B-2. TRANSMITTER TIMING | | WE | )16C452/\ | ND16C55 | 2 | TEST | |------------------|---------------------------------------------------------------------------------------|-----------|---------|-------|------------| | SYMBOL | CHARACTERISTIC | MIN | MAX | UNITS | CONDITIONS | | tDIW | IOR Strobe Width | 125 | | ns | 1TTL Lpad | | <sup>t</sup> RC | Read Cycle Delay | 125 | | ns | 1TTL Load | | RC | Read Cycle = <sup>t</sup> DIC + <sup>t</sup> DIW + <sup>t</sup> RC + 20 nsec | 280 | | ns | 1TTL Load | | <sup>t</sup> DD | IOR to Driver<br>Enable (BDO) Delay | | 60 | ns | 1TTL Load | | <sup>t</sup> DDD | Delay from IOR to Data | | 100 | ns | 1TTL Load | | <sup>t</sup> HZ | IOR to Floating<br>Data Delay | 0 | 100 | ns | 1TTL Load | | <sup>t</sup> DOW | IOW Strobe Width | 100 | | ns | 1TTL Load | | <sup>t</sup> WC | Write Cycle Delay | 150 | | ns | 1TTL Load | | wc | Write Cycle =<br>+ <sup>t</sup> DOC + <sup>t</sup> DOW<br>+ <sup>t</sup> WC + 20 nsec | 280 | | ns | 1TTL Load | | <sup>t</sup> DS | Data Setup Time | 30 | | ns | 1TTL Load | | <sup>t</sup> DH | Data Hold Time | 30 | | ns | 1TTL Load | **TABLE B-3. TRANSMITTER TIMING** 2-30 11/21/90 FIGURE B-3. MODEM CONTROL TIMING | WD16C452/WD16C552 | | | | | | | | |-------------------|--------------------------------------------|-----|-----|-------|-------------|--|--| | SYMBOL | CHARACTERISTIC | MIN | MAX | UNITS | CONDITIONS | | | | <sup>t</sup> MDO | Delay from IOW<br>(WR MCR) to Output | | 200 | ns | 100 pF Load | | | | <sup>t</sup> SIM | Delay to Set Interrupt from MODEM Input | | 250 | ns | 100 pF Load | | | | <sup>t</sup> RIM | Delay to Reset Interrupt from IOR (RD MSR) | | 250 | ns | 100 pF Load | | | **TABLE B-4. MODEM CONTROL TIMING** 2-31 FIGURE B-4. READ CYCLE TIMING FIGURE B-5. WRITE CYCLE TIMING **//** | WD16C452/WD16C552 | | | | | | | | |-------------------|---------------------------------------------------------------------------------|-----|-----|-------|------------|--|--| | SYMBOL | CHARACTERISTIC | MIN | MAX | UNITS | CONDITIONS | | | | †DIW | IOR Strobe Width | 125 | | ns | 1TTL Lpad | | | | <sup>t</sup> RC | Read Cycle Delay | 125 | | ns | 1TTL Load | | | | RC | Read Cycle = <sup>t</sup> DIC + <sup>t</sup> DIW + <sup>t</sup> RC + 20 nsec | 280 | | ns | 1TTL Load | | | | <sup>t</sup> DD | IOR to Driver<br>Enable (BDO) Delay | | 60 | ns | 1TTL Load | | | | <sup>t</sup> DDD | Delay from IOR to Data | | 100 | ns | 1TTL Load | | | | <sup>t</sup> HZ | IOR to Floating<br>Data Delay | 0 | 100 | ns | 1TTL Load | | | | <sup>t</sup> DOW | IOW Strobe Width | 100 | | ns | 1TTL Load | | | | <sup>t</sup> WC | Write Cycle Delay | 150 | | ns | 1TTL Load | | | | WC | Write Cycle = + <sup>t</sup> DOC + <sup>t</sup> DOW + <sup>t</sup> WC + 20 nsec | 280 | | ns | 1TTL Load | | | | <sup>t</sup> DS | Data Setup Time | 30 | | ns | 1TTL Load | | | | <sup>t</sup> DH | Data Hold Time | 30 | | ns | 1TTL Load | | | # TABLE B-5. READ/WRITE CYCLE TIMING FIGURE B-6. RCVR FIFO SIGNALING TIMING FOR FIRST BYTE FIGURE B-7. RCVR FIFO SIGNALING TIMING AFTER FIRST BYTE (RBR Already Set) 2-34 11/21/90 FIGURE B-8. RECEIVER DMA MODE 0 TIMING (FCR0 = 0 OR FCR0 = 1 and FCR3 = 0) FIGURE B-9. RECEIVER DMA MODE 1 TIMING (FCR0 = 1 and FCR3 = 1) FIGURE B-10. TRANSMITTER DMA MODE 0 TIMING (FCR0 = 0 or FCR0 = 1 and FCR3 = 0) FIGURE B-11. TRANSMITTER DMA MODE 1 (FCR0 = 1 and FCR3 = 1) FIGURE B-12. PARALLEL PORT TIMING FIGURE B-13. WD16C452 PARALLEL PORT INTERRUPT TIMING FIGURE B-14. WD16C552 PARALLEL PORT INTERRUPT TIMING 2-38 11/21/90 🚜 | | WD | TEST | | | | |--------------------------|----------------------------------------------------------|------|-----|-------|------------------------------------------------| | SYMBOL | CHARACTERISTIC | MIN | MAX | UNITS | CONDITIONS | | tDOC | IOW Delay from Chip<br>Select and Address | 30 | | ns | | | t <sub>DIC</sub> | IOR Delay from Chip<br>Select and Address | 30 | | ns | | | twD | IOW High to PD0-PD7, SLIN, INIT, AFD, STB | | 1 | μs | No External Pull-up<br>Resistor and 50 pF Load | | tHD | BIDEN High to PD0-PD7 tri-state | | 120 | ns | | | tLPD | BIDEN Low to PD0-PD7<br>Delay | | 100 | ns | | | <sup>t</sup> PDH | PD0- <u>PD7</u> Hold Time from IOR | 100 | | ns | | | <sup>t</sup> PDS | PD0- <u>PD7</u> Set-up Time from IOR | 100 | | ns | | | tDOW | IOW Strobe Width | 100 | | ns | | | <sup>t</sup> DI <b>W</b> | IOR Strobe Width | 125 | | ns | | | tACW | Chip Select and Address<br>Hold Time from IOW | 20 | | ns | | | <sup>t</sup> ACR | Chip Select and Address<br>Hold Time from IOR | 20 | | ns | | | <sup>t</sup> BSA | BUSY Start to ACK | | | ms | Printer Dependent | | tBSY | BUSY Width | | | μs | Printer Dependent | | <sup>t</sup> AK | ACK Width | | | μs | Printer Dependent | | <sup>t</sup> Ai | INT2 Delay from ACK (WD16C452) | | 60 | ns | 1 TTL Load | | <sup>t</sup> ASI | ACK to set interrupt<br>(WD16C552) | | 60 | ns | 1 TTL Load | | <sup>t</sup> RRI | Read Parallel Port Status Register (PPSR) to reset INT2. | | 60 | ns | 1 TTL Load | | tDII | IOW High to INT2/INT2<br>tri-state | 0 | 100 | ns | 1 TTL Load | **TABLE B-6. PARALLEL PORT TIMING** **7**/2 11/21/90 2-39 #### **APPENDIX C** # C.0 PACKAGE DIAGRAM Figure C-1 illustrates the 68-pin QUAD plastic package showing dimensions in inches. FIGURE C-1. 68-PIN QUAD PLASTIC PACKAGE //