SMVS251F — AUGUST 1988 - REVISED DECEMBER 1990 This Data Sheet Is Applicable to All TMS44C251s Symbolized With Revision "I" and Subsequent Revisions as Described on Page 8-71. - DRAM: 262 144 Words × 4 Bits SAM: 512 Words × 4 Bits - Dual Port Accessibility Simultaneous and Asynchronous Access from the DRAM and SAM Ports - Bidirectional Data Transfer Function Between the DRAM and the Serial Data Register - 4 x 4-Block Write Feature for Fast Area Fill Operations. As Many as Four Memory Address Locations Written Per Cycle From an On-Chip Color Register - Write-Per-Bit Feature for Selective Write to Each RAM I/O. Two Write-Per-Bit Modes to Simplify System Design - Enhanced Page Mode Operation for Faster Access - CAS-Before-RAS and Hidden Refresh Modes - RAM Output Enable Allows Direct Connection of DQ and Address Lines to Simplify System Design - Long Refresh Period . . . Every 8 ms (Max) - DRAM Port is Compatible with the TMS44C256 - Up to 33 MHz Uninterrupted Serial Data Streams - Split Serial Data Register for Simplified Realtime Register Reload - 3-State Serial I/Os Allow Easy Multiplexing of Video Data Streams - 512 Selectable Serial Register Starting Locations - All Inputs and Outputs TTL Compatible - Texas Instruments EPIC<sup>™</sup> CMOS Process †The packages shown here are for pinout reference only and are not drawn to scale. | Р | IN NOMENCLATURE | |-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AO-A8 CAS DQ0-DQ3 SE RAS SC SDQ0-SDQ3 TRG | Address Inputs Column Enable DRAM Data In-Out/Write Mask Bit Serial Enable Row Enable Serial Data Clock Serial Data In-Out Transfer Register/Q Output Enable | | W<br>DSF<br>QSF<br>VCC<br>VSS<br>NC/GND | Write Mask Select/Write Enable Special Function Select Split-Register Activity Status 5-V Supply Ground No Connect/Ground (Important: not connected to internally to VSS) | ### • Performance Ranges: V<sub>CC</sub> ± 5% | | - | | | | |--------------|----------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------| | | ACCESS<br>TIME<br>ROW<br>ADDRESS<br>(MAX)<br>ta(R) | ACCESS<br>TIME<br>COLUMN<br>ENABLE<br>(MAX)<br>t <sub>B</sub> (C) | ACCESS<br>TIME<br>SERIAL<br>DATA<br>(MAX)<br>ta(SQ) | ACCESS<br>TIME<br>SERIAL<br>ENABLE<br>(MAX)<br>ta(SE) | | TMS44C251-1 | 100 ns | 25 ns | 30 ns | 20 ns | | | Vcc | ; ± 10% | | | | TMS44C251-10 | 100 ns | 25 ns | 30 ns | 20 ns | | TMS44C251-12 | 120 ns | 30 ns | 35 ns | 25 ns | EPIC is a trademark of Texas Instruments Incorporated. Texas Instruments SMVS251F -- AUGUST 1988 REVISED DECEMBER 1990 ### description The TMS44C251 multiport video RAM is a high speed, dual ported memory device. It consists of a dynamic random-access memory (DRAM) organized as 262 144 words of 4 bits each interfaced to a serial data register, or Serial Access Memory (SAM), organized as 512 words of 4 bits each. The TMS44C251 supports three basic types of operation: random access to and from the DRAM, serial access to and from the serial register, and bidirectional transfer of data between any row in the DRAM and the serial register. Except during transfer operations, the TMS44C251 can be accessed simultaneously and asynchronously from the DRAM and SAM ports. During transfer operations, the 512 columns of the DRAM are connected to the 512 positions in the serial data register. The 512 × 4 bit serial data register can be loaded from the memory row (transfer read), or else the contents of the 512 × 4 bit serial data register can be written to the memory row (transfer write). The TMS44C251 is equipped with several features designed to provide higher system-level bandwidth and simplify design integration on both the DRAM and SAM ports. On the DRAM port, greater pixel draw rates can be achieved by the device's $4 \times 4$ Block Write mode. The Block Write mode allows four bits of data present in an on-chip color data register to be written to any combination of four adjacent column address locations. As many as 16 bits of data can be written to memory during each $\overline{\text{CAS}}$ cycle time. Also on the DRAM port, a write mask register provides a persistent write-per-bit mode without repeated mask loading. On the serial register, or SAM port, the TMS44C251 offers a split-register transfer read (DRAM to SAM) option, which enables realtime register reload implementation for truly continuous serial data streams without critical timing requirements. The register is divided into a high half and a low half. While one half is being read out of the SAM port, the other half can be loaded from the memory array. This new realtime register reload implementation allows truly continuous serial data. For applications not requiring realtime register reload (for example, reloads done during CRT retrace periods), the single register mode of operation is retained to simplify design. The SAM can also be configured in input mode, accepting serial data from an external device. Once the serial register within the SAM is loaded, its contents can be transferred to the corresponding column positions in any row in memory in a single memory cycle. The SAM port is designed for maximum performance. Data can be input to or accessed from the SAM at serial rates up to 33 MHz. During a split-register mode of operation, internal circuitry detects when the last bit position is accessed from the active half of the register and immediately transfers control to the opposite half. A separate open-drain output, designated QSF, is included to indicate which half of the serial register is active at any given time in the split register mode. All inputs, outputs, and clock signals on the TMS44C251 are compatible with Series 74 TTL. All address lines and data-in are latched on-chip to simplify system design. All data-outs are unlatched to allow greater system flexibility. The TMS44C251 employs state-of-the-art Texas Instruments EPIC™ scaled-CMOS, double-level polysilicon/polycide gate technology for very high performance combined with low cost and improved reliability. The TMS44C251 is offered in a 28-pin small-outline J-lead package (DZ suffix) for direct surface mounting in rows on 400-mil (5,08-mm) centers. It is also offered in a 400-mil, 28-pin zig-zag in-line package (SD suffix). Both packages are characterized for operation from 0°C to 70°C (L suffix). The TMS44C251 and other Multiport Video RAMs are supported by a broad line of graphics processor and control devices from Texas Instruments, including the TMS34020 Graphics System Processor. SMVS251F AUGUST 1988 REVISED DECEMBER 1990 ## functional block dlagram ## **Detailed Pin Description vs Operational Mode** | PIN | DRAM | TRANSFER | SAM | |--------|------------------------------------|-------------------------------------|-----------------| | A0-A8 | Row, Column Address | Row, Tap Address | | | CAS | Column Enable, Output Enable | Tap Address Strobe | | | DQi | DRAM Data I/O, Write Mask Bits | | | | DSF | Block Write Enable | Split-Register Enable | | | | Persistent Write-per-Bit Enable | Alternate Write Transfer Enable | | | | Color Register Load Enable | | | | | Write-per-Bit Mask Load Enable | | | | RAS | Row Enable | Row Enable | | | SE | | Serial-In Mode Enable | Serial Enable | | SC | | | Serial Clock | | SDQi | | | Serial Data I/O | | TRG | Q Output Enable | Transfer Enable | | | w | Write Enable, Write-per-Bit Select | Transfer Write Enable | | | QSF | | | Split Register | | | | | Active Status | | Vcc | 5-V Supp | oly (typical) | | | Vss | Device G | iround | | | NC/GND | Make No | External Connection or Tie to Syste | em Ground | 8-33 SMVS251F AUGUST 1988 REVISED DECEMBER 1990 #### operation #### random-access operation Refer to Table 1, Function Table, for Random-Access and Transfer Operations. Random-access operations are denoted by the designator "R" and transfer operations are denoted by a "T". ### transfer register select and DQ enable (TRG) The TRG pin selects either register or random-access operation as RAS falls. For the random-access (DRAM) mode, TRG must be held high as RAS falls. Asserting TRG high as RAS falls causes the 512 storage elements of each data register to remain disconnected from the corresponding 512-bit lines of the memory array. (Asserting TRG low as RAS falls connects the 512-bit positions in the serial register to the bit lines and indicates that a transfer will occur between the data registers and the selected memory row. See "Transfer Operation" for details.) During random-access operations, TRG also functions as an output enable for the random (Q) outputs. Whenever TRG is held high, the Q outputs are in the high-impedance state to prevent an overlap between the address and DRAM data. This organization allows the connection of the address lines to the data I/O lines but prohibits the use of the early write cycle. It also allows read-modify-write cycles to be performed by providing a three-state condition to the common I/O pins so that write data can be driven onto the pins after output read data has been externally latched. ### address (A0 through A8) Eighteen address bits are required to decode 1 of 262 144 storage cell locations. Nine row address bits are set up on pins A0 through A8 and latched onto the chip on the falling edge of RAS. Then, the nine column address bits are set up on pins A0 through A8 and latched onto the chip on the falling edge of CAS. All addresses must be stable on or before the falling edges of RAS and CAS. ### RAS and CAS address strobes and device control clocks RAS is a control input that latches the states of the row address, W, TRG, SE, CAS, and DSF onto the chip to invoke the various DRAM and Transfer functions of the TMS44C251. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is a control input that latches the states of the column address and DSF to control various DRAM and Transfer functions. CAS also acts as an output enable for the DRAM output pins. ### special function select (DSF) The Special Function Select input is latched on the falling edges of $\overline{RAS}$ and $\overline{CAS}$ , similarly to an address, and serves four functions. First, during write cycles DSF invokes persistent write-per-bit operation. If $\overline{TRG}$ is high, $\overline{W}$ is low, and DSF is low on the falling edge of $\overline{RAS}$ , the write mask will be reloaded with the data present on the DQ pins. If DSF is high, the mask will not be reloaded but will retain the data from the last mask reload cycle. Second, DSF is used to change the internally stored write-per-bit mask register (or write mask) via the load write mask cycle. The data present on the DQ pins when $\overline{W}$ falls is written to the write mask rather than to the addressed memory location. See "Delayed Write Cycle Timing" and the accompanying "Write Cycle State Table" in the timing diagram section. Once the write mask is loaded, it can be used on subsequent masked write-per-bit cycles. This feature allows systems with a common address and data bus to use the write-per-bit feature, eliminating the time needed for multiplexing the write mask and input data on the data bus. Third, DSF is used to load an on-chip four-bit data, or "color", register via the Load Color Register cycle. The contents of this register can subsequently be written to any combination of four adjacent column memory locations using the $4 \times 4$ -Block Write feature. The load color register cycle is performed using normal write cycle timing except that DSF is held high on the falling edges of RAS and CAS. Once the color register is loaded, it retains data until power is lost or until another load color register cycle is performed. SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 After loading the color register, the block write cycle can be enabled by holding DSF high on the falling edge of $\overline{\text{CAS}}$ . During block write cycles, only the seven most significant column addresses (A2-A8) are latched on the falling edge of $\overline{\text{CAS}}$ . The two least significant addresses (A0-A1) are replaced by the four DQ bits, which are also latched on the later of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ falling. These four bits are used as an address mask and indicate which of the four column address locations addressed by A2-A8 will be written with the contents of the color register during the write cycle, and which ones will not. DQ0 enables a write to column address A1 is low, A0 is low; DQ1 enables a write to A1 is low, A0 is high; DQ2 enables a write to A1 is high, A0 is low; and DQ3 enables a write to A1 is high, A0 is high. A logic high level enables a write and a logic low level disables the write. A maximum of 16 bits can be written to memory during each $\overline{\text{CAS}}$ cycle (see Figure 1, Block Write Diagram). Fourth, the DSF pin is used to invoke the split-register transfer and serial access operation, described in the sections "Transfer Operation" and "Serial Operation". <sup>†</sup> W must be low during the Block Write Cycle. - 1. Refresh Address - 2. Row Address - 3 Block Address (A2-A8) - 4. Color Register Data - Column Mask Data 5. - DQ Mask Data 6 Figure 1. Block Write Diagram ## write enable, write-per-bit enable (W) The $\overline{W}$ pin enables data to be written to the DRAM and is also used to select the DRAM write-per-bit mode of operation. A logic level high on the Winput selects the read mode and a logic low level selects the write mode. In an early write cycle, W is brought low before CAS, and the DRAM output pins (DQ) remain in the high-impedance state for the entire cycle. During DRAM write cycles, holding W low on the falling edge of RAS will invoke the write-per-bit operation. Two modes of write-per-bit operation are supported. <sup>‡</sup> DQ0-DQ3 (CAS) are latched on the later of W or CAS falling edge. DQ0-DQ3 (RAS) are latched on RAS falling edge Legend: # 262 144 BY 4-BIT MULTIPORT VIDEO RAM SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 Case 1. If DSF is low on the falling edge of $\overline{RAS}$ , the write mask is reloaded. Accordingly, a four-bit binary code (the write-per-bit mask) is input to the device via the random DQ pins and is latched on the falling edge of RAS. The write-per-bit mask selects which of the four random I/Os are written and which are not. After RAS has latched the write mask on-chip, input data is driven onto the DQ pins and is latched on the falling edge of the later of CAS or W. If a low was stroped into a particular I/O pin on the falling edge of RAS, data will not be written to that I/O. If a high was strobed into a particular I/O pin on the falling edge of RAS, data will be written to that I/O. Case 2. If DSF is high on the falling edge of RAS, the mask is not reloaded from the DQ pins but instead retains the value stored during the last write-per-bit mask reload. This mode of operation is known as Persistent Write-per-Bit, since the write-per-bit mask is persistent over an arbitrary number of cycles. See the corresponding timing diagrams for details. IMPORTANT: The write-per-bit operation is invoked only if $\overline{W}$ is held low on the falling edge of $\overline{RAS}$ . If $\overline{W}$ is held high on the falling edge of RAS, write-per-bit is not enabled and the write operation is identical to that of standard x 4 DRAMs. ### data I/O (DQ0-DQ3) DRAM data is written during a write or read-modify-write cycle. The falling edge of $\overline{W}$ strobes data into the on-chip data latches. In an early write cycle, W is brought low prior to CAS and the data is strobed in by CAS with data setup and hold times referenced to this signal. In a delayed write or read-modify-write cycle, CAS will already be low. Thus, the data will be strobed-in by W with data setup and hold times referenced to this signal. The three-state output buffers provide direct TTL compatibility (no pullup resistors required) with a fanout of two Series 74 TTL loads. Data-out is the same polarity as data-in. The outputs are in the high impedance (floating) state as long as CAS or TRG is held high. Data will not appear at the outputs until after both CAS and TRG have been brought low. Once the outputs are valid, they remain valid while CAS and TRG are low. CAS or TRG going high returns the outputs to a high-impedance state. In an early write cycle, the outputs are always in the high-impedance state. In a register transfer operation (memory to register or register to memory), the outputs remain in the high-impedance state for the entire cycle. ### enhanced page mode Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the column addresses. This feature allows the TMS44C251 to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as column address is valid rather than when CAS transitions low. This performance improvement is referred to as enhanced page mode. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after $t_{a(C)}$ max (access time from $\overline{CAS}$ low), if $t_{a(CA)}$ max (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the time CAS goes high, access time for the next cycle is determined by the later occurrence of $t_{a(C)}$ or $t_{a(CP)}$ (access time from rising edge of $\overline{CAS}$ ). Enhanced page mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row address setup, row address hold, and address multiplex is thus eliminated, and a memory cycle time reduction of up to 3 x can be achieved, compared to minimum RAS cycle times. The maximum number of columns that may be accessed is determined by the maximum RAS low time and page mode cycle time used. The TMS44C251 allows a full page (512 cycles) of information to be accessed in read, write, or read-modify-write mode during a single RAS low period using relatively conservative page mode cycle times. During write-per-bit operations, the DQ pins are used to load the write-per-bit mask register using either mode of write-per-bit operation described above under the $\overline{W}$ pin description. During block write operations, the DQ pins are used to load the on-chip color register during the load color register cycle and are also used as a write enable during block write cycles. SMVS251F --- AUGUST 1988 -- REVISED DECEMBER 1990 #### refresh A refresh operation must be performed to each row at least once every eight milliseconds to retain data. Since the output buffer is in the high-impedance state (unless $\overline{CAS}$ is applied), the $\overline{RAS}$ -only refresh sequence avoids any output during refresh. Strobing each of the 512 row addresses with $\overline{RAS}$ causes all bits in each row to be refreshed. $\overline{CAS}$ can remain high (inactive) for this refresh sequence to conserve power. #### CAS-hefore-RAS refresh $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is accomplished by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ . The external row address is ignored and the refresh address is generated internally. #### NC/GND This pin is reserved for the manufacturer's test operation. It is an input and should be tied to system ground or left floating for proper device operation. IMPORTANT: NC/GND is not connected internally to VSS. SMVS251F - AUGUST 1988 - REVISED DECEMBER 1990 Table 1. Function Table | T<br>Y | | RA | Š FALI | - | | CAS | ADDRI | ESS | DQ | 0-3 | FUNCTION | |---------------------|-----|-----|--------|-----|----|-----|-----------------|--------------|---------------|---------------|-----------------------------------------------------| | P<br>E <sup>†</sup> | CAS | TRG | ₩¶ | DSF | SE | DSF | RAS | CAS | RAS | CAS‡<br>W | FUNCTION | | R | L | χ§ | Х | Х | Х | Х | × | X | X | × | CAS-Before-RAS Refresh | | Т | н | Ł | L | x | L | х | Row<br>Addr | Tap<br>Point | × | × | Register to Memory Transfer (Transfer Write) | | T | Н | L | L | н | х | х | Row<br>Addr | Tap<br>Point | × | Х | Alternate Transfer Write (Independent of SE) | | T | Ħ | L | L | L | н | х | Refresh<br>Addr | Tap<br>Point | × | × | Serial Write-Mode Enable<br>(Pseudo-Transfer Write) | | Т | н | L | н | L | х | х | Row<br>Addr | Tap<br>Point | × | × | Memory To Register Transfer (Transfer Read) | | T | Ξ | ٦ | н | π | × | × | Row<br>Addr | Tap<br>Point | × | × | Split Register Transfer Read<br>(Must Reload Tap) | | R | I | Ξ | ۰ | L | x | L | Row<br>Addr | Col<br>Addr | Write<br>Mask | Valid<br>Data | Load and Use Write Mask,<br>Write Data to DRAM | | R | н | н | L | L | x | н | Row<br>Addr | Col<br>A2-A8 | Write<br>Mask | Addr<br>Mask | Load and Use Write Mask,<br>Block Write to DRAM | | R | н | н | L | н | × | L | Row<br>Addr | Col<br>Addr | × | Valid<br>Data | Persistent Write-per-Bit,<br>Write Data to DRAM | | R | н | н | L | н | × | н | Row<br>Addr | Col<br>A2-A8 | × | Addr<br>Mask | Persistent Write-per-Bit,<br>Block Write to DRAM | | R | н | н | н | L | × | L | Row<br>Addr | Col<br>Addr | x | Valid<br>Data | Normal DRAM Read/Write<br>(Non-Masked) | | R | н | н | Ħ | L | х | н | Row<br>Addr | Col<br>A2-A8 | × | Addr<br>Mask | Block Write to DRAM<br>(Non-Masked) | | æ | н | Ħ | Ħ | н | × | L | Refresh<br>Addr | x | х | Write<br>Mask | Load Write Mask | | R | н | π | Н | н | × | н | Refresh<br>Addr | × | х | Color<br>Data | Load Color Register | <sup>†</sup> R = Random access operation; T = Transfer operation. Addr Mask = 1; write to address location enabled. Write Mask = 1; write to I/O enabled. <sup>‡</sup> DQ0-3 are latched on the later of W or CAS falling edge. <sup>§</sup> X = Don't care. $<sup>\</sup>P$ In persistent write-per-bit function, $\overline{W}$ must be high during the refresh cycles. SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 ### random port to serial port interface Figure 2. Block Diagram Showing One Random and One Serial I/O Interface ### random-address space to serial-address space mapping The 512 bits in each of the four data registers of the SAM are connected to the 512 column locations of each of the four random I/Os. Data can be accessed in or out of the SAM starting at any of the 512 data bit locations. This start location is selected by addresses A0 through A8 on the falling edge of CAS during any transfer cycle. The SAM is accessed starting from the selected start address, proceeding from the lowest to the highest significant bits. After the most significant bit position (511) is accessed, the serial counter wraps around such that bit 0 is accessed on the next clock pulse. The selected start address is stored and used for all subsequent transfer cycles until CAS is again brought low during any transfer cycle. Thus, the start address can be set once and CAS held high during all subsequent transfer cycles and the start address point will not change regardless of data present on A0 through A8. ### split-register mode random-address to serial address-space mapping In split-register transfer operations, the serial data register is split into halves, the low half containing bits 0 through 255 and the high half containing bits 256 through 511. When a split-register transfer cycle is performed, the tap address must be strobed in on the falling edge of $\overline{CAS}$ . The most significant column address bit (A8) determines which register half will be reloaded from the memory array. The eight remaining column address bits (A0-A7) are used to select the SAM starting location for the register half selected by A8. SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 To insure proper operation when using the split-register read transfer feature, a non-split-register transfer must precede any split-register sequence. The serial start address must be supplied for every split-register transfer. (See Split Register Operating Sequence on page 8-69.) #### transfer operations As illustrated in Table 1, the TMS44C251 supports five basic transfer modes of operation: - 1. Normal Write Transfer (SAM to DRAM) - 2. Alternate Write Transfer (independent of the state of SE) - Pseudo Write Transfer (Switches serial port from serial-out mode to serial-in mode. No actual data transfer takes place between the DRAM and the SAM.) - 4. Normal Read Transfer (Transfer entire contents of DRAM to SAM) - 5. Split-Register Read Transfer (Divides the SAM into a high and a low half. Only one half is transferred to the SAM while the other half is read from the serial I/O port.) - NOTES: A. All transfer write operations will switch the SDQ pins into the input (write) mode. Before data can be clocked into the serial port via the SDQ pins and SC serial clock, it is necessary to switch the SDQ pins into input mode via a previous transfer write operation. - B. Pseudo Transfer Write Mode has the same meaning as the term "Write Mode Control Cycle" as used in some VRAM data sheets. Both modes, or control cycles, serve to switch the direction of the SDQs without an actual data transfer taking place. - C. All transfer read operations will switch the SDQ pins into the output (read) operation - D. All transfer read operations and the pseudo transfer write operation perform a memory refresh on the selected row. **Table 2. Transfer Operation Logic** | TRG | w | ŠĒ | DSF | MODE | |-----|---|----|-----|-----------------------------------------------------------------| | L | L | L | × | Register to memory (write) transfer, serial write mode enable | | L | L | х | н | Alternate register to memory transfer, serial write mode enable | | L | L | н | L | Pseudo write transfer, serial write mode enable | | L | н | х | L | Memory to register (read) transfer | | L | н | X | н | Split-register read transfer | NOTE: Above logic states are assumed valid on the falling edge of RAS. ### transfer register select (TRG) Transfer operations between the memory array and the data registers are invoked by bringing $\overline{RAS}$ low before $\overline{RAS}$ falls. The states of $\overline{W}$ , $\overline{SE}$ , and DSF, which are also latched on the falling edge of $\overline{RAS}$ , determine which transfer operation will be invoked. (See Table 2.) During read transfer cycles, $\overline{TRG}$ going high causes the addressed row of data to be transferred into the data register. Although the previous data in the data register is overwritten, the last bit of data appearing at SDQ before $\overline{TRG}$ goes high will remain valid until the first positive transition of SC after $\overline{TRG}$ goes high. The data at SDQ will then switch to new data beginning from the selected start, or *tap*, position. ### transfer write enable (W) In any transfer operation, the state of $\overline{W}$ while $\overline{RAS}$ falls determines whether a read or write transfer will occur. To invoke any of the three possible write transfer operations, modes 1, 2, or 3 above, $\overline{W}$ must be low when $\overline{RAS}$ falls. If $\overline{W}$ is high when $\overline{RAS}$ falls, the transfer operation will be a read transfer (mode 4 or 5 above). ## serial enable (SE) The serial enable pin has two functions, one that controls the transfer operations and one that controls the serial access operation. For transfer operation, $\overline{SE}$ is latched together with DSF on the falling edge of $\overline{RAS}$ during any transfer write operation, i.e. when $\overline{TRG}$ and $\overline{W}$ are low when $\overline{RAS}$ falls (see Table 2): SMVS251F --- AUGUST 1988 -- REVISED DECEMBER 1990 - If SE is low at that time, a regular transfer write operation will occur. - If SE is high and DSF is low at that time, a pseudo write transfer will occur, i.e. the SDQ pins will be switched from output to input mode without any data transfer from register to memory. - If DSF is high, then an alternate register to memory transfer will occur, i.e. the state of SE is don't care. ## column enable (CAS) If $\overline{CAS}$ is brought low during a transfer cycle, the address present on the pins A0 through A8 will become the new register start location. If $\overline{CAS}$ is held high during a control cycle, the previous tap address will be retained from the last transfer cycle in which $\overline{CAS}$ went low to set the tap address. ### addresses (A0 through A8) Nine address bits are required to select one of the 512 possible rows involved in the transfer of data to or from the data registers. The states of A0-A8 are latched on the fallling edge of $\overline{RAS}$ to select one of 512 rows for the transfer operation. If $\overline{\text{CAS}}$ makes a high-to-low transition during any transfer cycle, the 9-bit address present on A0-A8 selects one of the 512 possible positions in the SAM from which the first serial data will be read or into which the first serial data will be written. This is also referred to as setting the tap point. During the very first transfer cycle, the tap point must be set. In subsequent transfer cycles, $\overline{\text{CAS}}$ need not go low, in which case the previously set tap point will be used. In the split-register transfer mode, the most significant column address bit (A8) selects which half of the register will be reloaded from the memory array. The remaining eight addresses (A0-A7) determine the register starting location for the register to be reloaded. ### special function input (DSF) In the read transfer mode, holding DSF high on the falling edge of RAS selects the split-register mode transfer operation. This mode divides the serial data register into a high order half and a low order half; one active, and one inactive. When the cycle is initiated, a transfer occurs between the memory array and either the high half or the low half register, depending on the state of the most significant column address bit (A8) that is strobed in on the falling edge of CAS. If A8 is high, the transfer is to the high half of the register. If A8 is low, the transfer is to the low half of the register. Use of the split-register mode read transfer feature allows on-the-fly read transfer operation without synchronizing TRG to the serial clock. In the write transfer mode, holding DSF high on the falling edge of $\overline{\text{RAS}}$ permits use of an alternate mode of transfer write. This mode allows $\overline{\text{SE}}$ to be high on the falling edge of $\overline{\text{RAS}}$ without permitting a pseudo write transfer, with the serial port disabled during the entire transfer write cycle. ### serial access operation Refer to Table 2 for the following discussion on serial access operation. ### serial clock (SC) Data (SDQ) is accessed in or out of data registers on the rising edge of SC. The TMS44C251 is designed to work with a wide range of clock duty cycles to simplify system design. Since the data registers comprising the SAM are of static design, there are no SAM refresh requirements and there is no minimum SC clock operating frequency. ### serial data input/output (SDQ0-SDQ3) SD and SQ share a common I/O pin. Data is input to the device when $\overline{SE}$ is low during write mode, and data is output from the device when $\overline{SE}$ is low during read mode. The data in the SAM will be accessed in the direction from least significant bit to most significant bit. The data registers operate modulo 512. Thus, after bit 511 is accessed, the next bits to be accessed will be bits 00, 01, 02, and so on. SMVS251F --- AUGUST 1988 REVISED DECEMBER 1990 ### serial enable (SE) For serial access operation, $\overline{SE}$ enables or disables the SDQ pins. If the SDQ pins have been switched into input mode (write) by a previous transfer operation, $\overline{SE}$ high disables input and $\overline{SE}$ low enables input. If a previous transfer operation has switched the SDQ pins into output mode (read), $\overline{SE}$ high disables output and $\overline{SE}$ low enables output. IMPORTANT NOTE: While $\overline{SE}$ is held high, the serial clock is NOT disabled. Thus, any SC pulses applied will increment the internal serial address counter regardless of the state of $\overline{SE}$ . This ungated serial clock scheme minimizes access time of serial output from $\overline{SE}$ low since the serial clock input buffer and the serial address counter are not disabled by $\overline{SE}$ . ### QSF active status output for revision "I" and subsequent revision devices During the split-register mode of serial access operation, QSF indicates which half of the serial register in the SAM is being accessed. If QSF is low, then the serial address pointer is accessing the lower (least significant) 256 bits of the SAM. If QSF is high, then the pointer is accessing the higher (most significant) 256 bits of the SAM. QSF changes state upon completing a transfer cycle, and the state of QSF is determined by the tap point loaded in that transfer cycle. QSF also changes state upon crossing the boundary between the two register halves in split-register mode. QSF is not an open-drain output pin. #### QSF active status output for revision "H" devices QSF is an open-drain output pin. During the split register mode of serial access operation, QSF indicates which half of the serial register in the SAM is being accessed. If QSF is low, then the serial address pointer is accessing the lower (least significant) 256 bits of the SAM. IF QSF is high, then the pointer is accessing the higher (most significant) 256 bits of the SAM. QSF changes state upon crossing the boundary between the two register halves. When the SAM is not operating in split-register mode, the QSF output remains in the high-impedance state. QSF is designed as an open drain output to allow OR-tying of QSF outputs from several chips. Thus, an external pullup resistor is required for the zero to one transition on QSF and the output rise time is determined by the load-capacitance and the value of the pullup resistor. The specification for QSF switching time assumes a pullup resistor of 820 ohms and a load capaticance of 50 picofarads illustrated as follows. Figure 3. QSF Load Circuit (Revision "H" only) ### power-up To achieve proper device operation, an initial pause of 200 $\mu s$ is required after power-up, followed by a minimum of eight $\overline{RAS}$ cycles or eight $\overline{CAS}$ -before- $\overline{RAS}$ cycles, a memory-to-register transfer cycle, and two SC cycles. SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 # absolute maximum ratings over operating free-air temperature† | Voltage on any pin except DQ and SDQ | (see Note 1) 1 V t | to 7 V | |-----------------------------------------------|-------------------------|--------| | | – 1 V to V <sub>C</sub> | | | Voltage range on V <sub>CC</sub> (see Note 1) | –1 V t | to 7 V | | | 5 | | | Power dissipation | | 1 W | | Operating free-air temperature range | | 70°C | | | − 65°C to 1 | | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----|--------------------|----------------------------|------|-----|--------------------|------| | Vcc | Supply voltage | TMS44C251-1 | 4.75 | 5 | 5.25 | | | VCC | Supply voltage | TMS44C251-10, TMS44C251-12 | 4.5 | 5 | 5.5 | \ \ | | Vss | Supply voltage | | | 0 | | V | | ViH | High-level input v | oltage | 2.4 | _ | V <sub>CC</sub> +1 | \ \ | | ViL | Low-level input ve | oltage (see Note 2) | - 1 | | 0.8 | ٧ | | Vон | High-level output | voltage | 2.4 | | Vcc | V | | VOL | Low-level output | volage | 1 | | 0.4 | V | | TA | Operating free-ai | r temperature | 0 | 25 | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. NOTE 1: All voltage values in this data sheet are with respect to VSS. SMVS251F - AUGUST 1988 - REVISED DECEMBER 1990 # electrical characteristics over full ranges of recommended operating conditions | | PARAMETER | PARAMETER TEST CONDITIONS | | TMS44C251-1<br>TMS44C251-10 | | TMS44C251-12 | | UNIT | |-----|-------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------|-----|--------------|-----|------| | | | | | MIN | MAX | MIN | MAX | | | Vон | High-level output voltage | | I <sub>OH</sub> = -2 mA | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | | I <sub>OL</sub> = 2 mA | | 0.4 | | 0.4 | ٧ | | I. | Input leakage current | TMS44C251-10,<br>TMS44C251-12 | V <sub>I</sub> = 0 to 5.8 V, V <sub>CC</sub> = 5.5 V<br>All other pins = 0 to V <sub>CC</sub> | | ±10 | | ±10 | μA | | IL. | input ieakage current | TMS44C251-1 | V <sub>I</sub> = 0 to 5.55 V, V <sub>CC</sub> = 5.25 V<br>All other pins = 0 to V <sub>CC</sub> | | ±10 | | ±10 | μА | | 10 | Output leakage current (see Note 3) | TMS44C251-10,<br>TMS44C251-12 | V <sub>O</sub> = 0 to V <sub>CC</sub> , V <sub>CC</sub> = 5.5 V | | ±10 | | ±10 | μA | | | (555 ) 1510 5) | TMS44C251-1 | V <sub>O</sub> = 0 to V <sub>CC</sub> , V <sub>CC</sub> = 5.25 V | | ±10 | | ±10 | μА | | | PARAMETER | SAM PORT | TMS440 | C251-1<br>C251-10 | TMS44 | C251-12 | UNIT | |-------|--------------------------------------------------------|----------|--------|-------------------|-------|---------|------| | | | | MIN | MAX | MIN | MAX | | | lCC1 | Operation current, t <sub>C(RW)</sub> = Minimum | Standby | | 90 | | 80 | | | CC1A | t <sub>c(SC)</sub> = Minimum | Active | | 110 | | 95 | | | ICC2 | Standby current, All clocks = VCC | Standby | | 10 | | 10 | | | ICC2A | t <sub>C</sub> (SC) = Minimum | Active | | 35 | | 35 | | | lCC3 | RAS-only refresh current, t <sub>c(RW)</sub> = Minimum | Standby | | 90 | | 80 | | | ICC3A | $t_{C(SC)} = Minimum$ | Active | | 110 | | 95 | mA | | ICC4 | Page mode current, t <sub>C</sub> (P) = Minimum | Standby | | 50 | | 45 | | | CC4A | tc(SC) = Minimum | Active | | 60 | | 55 | | | CC5 | CAS-before-RAS current, t <sub>C(RW)</sub> = Minimum | Standby | | 90 | | 80 | | | ICC5A | $t_{c(SC)} = Minimum$ | Active | | 110 | | 95 | | | ICC6 | Data transfer current, t <sub>c(RW)</sub> = Minimum | Standby | | 90 | | 80 | | | ICC6A | t <sub>C</sub> (SC) = Minimum | Active | | 110 | | 95 | | NOTE 3: SE is disabled for SDQ output leakage tests. SMVS251F — AUGUST 1988 — REVISED DECEMBER 1990 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 4) | | PARAMETER | MIN | MAX | UNIT | |---------------------|--------------------------------------------|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | 6 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write enable input | | 7 | pF | | C <sub>i(SC)</sub> | Input capacitance, serial clock | | 7 | pF | | C <sub>i(SE)</sub> | Input capacitance, serial enable | | 7 | pF | | C <sub>i(DSF)</sub> | Input capacitance, special function | | 7 | p₽ | | C <sub>i(TRG)</sub> | Input capacitance, transfer register input | | 7 | pF | | C <sub>o(O)</sub> | Output capacitance, SDQ and DQ | | 7 | pF | | Co(QSF) | Output capacitance, QSF | | 10 | рF | NOTE 4: $V_{CC}$ equal to 5 V $\pm$ 0.5 V for TMS44C251-10 and TMS44C251-12, 5 V $\pm$ 0.25 V for TMS44C251-1, and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Note 5) | | • | | | TMS44 | C251-1 | TMSAA | C251-12 | | |----------------------|-------------------------------------------------------|-------------------------|------------------|-------|---------|---------|---------|------| | | PARAMETER | CONDITIONS | ALT.<br>SYMBOL | TMS44 | C251-10 | 1 11344 | C231-12 | UNIT | | | | | 0502 | MIN | MAX | MIN | MAX | | | ta(C) | Access time from CAS | td(RLCL) =<br>MAX | †CAC | | 25 | | 25 | ns | | ta(CA) | Access time from column address | td(RLCL) =<br>MAX | tAA | | 50 | | 25 | ns | | ta(CP) | Access time from CAS high | td(RLCL) =<br>MAX | <sup>†</sup> CPA | | 55 | | 25 | ns | | ta(R) | Access time from RAS | td(RLCL) =<br>MAX | <sup>†</sup> RAC | | 100 | | 25 | ns | | ¹a(G) | Access time of Q from TRG low | | †OEA | | 25 | | 30 | ns | | ta(SQ) | Access time of SQ from SC high | C <sub>L</sub> ≈ 30 pF | †SCA | | 30 | | 35 | ns | | ta(SE) | Access time of SQ from SE low | C <sub>L</sub> = 30 pF | tSEA | | 20 | | 25 | ns | | ta(QSF) | Access time of QSF from SC low | C <sub>L</sub> ≈ 30 pF | | | 60 | | 60 | ns | | <sup>t</sup> dis(CH) | Random output disable time from CAS high (See Note 6) | C <sub>L</sub> = 100 pF | <sup>†</sup> OFF | 0 | 20 | 0 | 20 | ns | | <sup>t</sup> dis(G) | Random output disable time from TRG high (See Note 6) | C <sub>L</sub> = 100 pF | †OEZ | 0 | 20 | 0 | 20 | ns | | <sup>t</sup> dis(SE) | Serial output disable time from SE high (See Note 6) | C <sub>L</sub> = 30 pF | t <sub>SEZ</sub> | 0 | 20 | 0 | 20 | ns | NOTES: 5. Switching times for RAM port output are measured with a load equivalent to 1TTL load and 100 pF, data out reference level is VOH/VOL = 2.4 V/0.8 V. Switching times for SAM port output are measured with a load equivalent to 1TTL load and 30 pF, serial data out reference level is VOH/VOL = 2 V/0.8 V. <sup>6.</sup> tdis(CH), tdis(G), and tdis(SE) are specified when the output is no longer driven. SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 # timing requirements over recommended ranges of supply voltage and operating free-air temperature † | | | ALT.<br>SYMBOL | TMS44<br>TMS44 | C251-1<br>C251-10 | TMS44 | C251-12 | UNIT | |-----------------------|---------------------------------------------------------------------------------------------------|------------------|----------------|-------------------|-------|---------|------| | | | STMBOL | MIN | MAX | MIN | MAX | | | t <sub>c(rd)</sub> | Read cycle time (see Note 7) | <sup>t</sup> RC | 180 | | 210 | | ns | | tc(W) | Write cycle time | twc | 180 | | 210 | | ns | | tc(rdW) | Read-modify-write cycle time | †RMW | 240 | | 280 | | ns | | t <sub>C</sub> (P) | Page-mode read, write cycle time | <sup>t</sup> PC | 60 | | 70 | | ns | | tc(RDWP) | Page-mode read-modify-write cycle time | †PRMW | 105 | | 125 | | ns | | tc(TRD) | Transfer read cycle time | †RC | 180 | | 210 | | ns | | tc(TW) | Transfer write cycle time | twc | 180 | | 210 | | ns | | tc(SC) | Serial clock cycle time (see Note 8) | tscc | 30 | | 35 | | ns | | tw(CH) | Pulse duration, CAS high | <sup>†</sup> CPN | 10 | | 15 | | กร | | tw(CL) | Pulse duration, CAS low (see Note 9) | †CAS | 25 | 75 000 | 30 | 75 000 | ns | | tw(RH) | Pulse duration, RAS high | tpp | 70 | | 80 | | ns | | tw(RL) | Pulse duration, RAS low (see Note 10) | tRAS | 100 | 75 000 | 120 | 75 000 | ns | | ¹w(WL) | Pulse duration, W low | twp | 25 | | 25 | | ns | | ¹w(TRG) | Pulse duration, TRG low | | 25 | | 30 | | ns | | tw(SCH) | Pulse duration, SC high | tsc | 10 | | 12 | | ns | | tw(SCL) | Pulse duration, SC low | tscp | 10 | | 12 | | ns | | t <sub>su(CA)</sub> | Column address setup time | †ASC | 0 | | 0 | | ns | | t <sub>su(SFC)</sub> | DSF setup time before CAS low | tFSC | 0 | | 0 | | ns | | t <sub>su(RA)</sub> | Row address setup time | †ASR | 0 | | 0 | | ns | | t <sub>su</sub> (WMR) | W setup time before RAS low | twsn | 0 | | 0 | | ns | | t <sub>su(DQR)</sub> | DQ setup time before RAS low | tMS | 0 | | 0 | | ns | | tsu(TRG) | TRG setup time before RAS low | tTHS | 0 | | 0 | | ns | | t <sub>su(SE)</sub> | $\overline{SE}$ setup time before $\overline{RAS}$ low with $\overline{TRG} = \overline{W} = low$ | †ESR | 0 | | 0 | | ns | | t <sub>su(SFR)</sub> | DSF setup time before RAS low | tFSR | 0 | | 0 | | ns | | tsu(DCL) | Data setup time before CAS low | tDSC | 0 | | 0 | | ns | | tsu(DWL) | Data setup time before W low | tDSW | 0 | | 0 | | ns | | tsu(rd) | Read command setup time | †RCS | 0 | | 0 | | ns | | tsu(WCL) | Early write command setup time before CAS low | twcs | - 5 | | - 5 | | ns | | t <sub>su</sub> (WCH) | Write setup time before CAS high | tCWL | 25 | | 30 | | ns | | t <sub>su</sub> (WRH) | Write setup time before RAS high | tRWL | 25 | | 30 | | ns | | t <sub>su(SDS)</sub> | SD setup time before SC high | tsps | 3 | | 3 | | ns | | th(CLCA) | Column address hold time after CAS low | t <sub>CAH</sub> | 20 | | 20 | | ns | | th(SFC) | DSF hold time after CAS low | <sup>1</sup> CFH | 20 | | 20 | | ns | | th(RA) | Row address hold time after RAS low | †BAH | 15 | | 15 | | ns | #### Continued next page. NOTES: 7. All cycle times assume $t_t = 5$ ns. - 8. For mid-line load, $t_{C(SC)} = 50$ ns for Revision I and subsequent revisions; $t_{C(SC)} = 55$ ns for Revision H only. For split-register, $t_{C(SC)} = 40$ ns for Revision H only. - In a read-modify-write cycle, t<sub>d(CLWL)</sub> and t<sub>su(WCH)</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time [t<sub>w(CL)</sub>]. - In a read-modify-write cycle, td(RLWL) and tsu(WRH) must be observed. Depending on the user's transition times, this may require additional RAS low time [tw(RL)] <sup>†</sup> Timing measurements are referenced to VIL max and VIH min. SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued)† | - | | ALT.<br>SYMBOL | TMS44C251-1<br>TMS44C251-10 | | TMS44C251-12 | | UNIT | |----------------------|-------------------------------------------------------------------------------------------------|------------------|-----------------------------|-----|--------------|-----|------| | | | STMBOL | MIN | MAX | MIN | MAX | | | th(TRG) | TRG hold time after RAS low | tтнн | 15 | | 15 | | ns | | th(SE) | $\overline{SE}$ hold time after $\overline{RAS}$ low with $\overline{TRG} = \overline{W} = low$ | †REH | 15 | | 15 | | ns | | <sup>t</sup> h(RWM) | Write mask, transfer enable hold time after PAS low | †RWH | 15 | | 15 | | ns | | <sup>t</sup> h(RDQ) | DQ hold time after RAS low<br>(write mask operation) | tMH | 15 | | 15 | | ns | | th(SFR) | DSF hold time after RAS low | <sup>t</sup> RFH | 15 | | 15 | | ns | | <sup>t</sup> h(RLCA) | Column address hold time after RAS low (see Note 10) | t <sub>AR</sub> | 45 | | 45 | | ns | | th(CLD) | Data hold time after CAS low | tDH t | 20 | | 25 | | ns | | th(RLD) | Data hold time after RAS low (see Note 11) | †DHR | 45 | | 50 | | ns | | <sup>t</sup> h(WLD) | Data hold time after W low | tDH | 20 | | 25 | | ns | | th(CHrd) | Read hold time after CAS (see Note 12) | †RCH | 0 | | 0 | | ns | | th(RHrd) | Read hold time after RAS (see Note 12) | trrh | 10 | | 10 | | ns | | th(CLW) | Write hold time after CAS low | twch | 25 | | 30 | | ns | | th(RLW) | Write hold time after RAS low (see Note 11) | twcn | 50 | | 55 | | ns | | th(WLG) | TRG hold time after W low (see Note 13) | †0EH | 25 | | 30 | | ns | | <sup>t</sup> h(SDS) | SD hold time after SC high | tsDH | 5 | | 5 | | ns | | th(SHSQ) | SQ hold time after SC high | tsон | 5 | | 5 | | ns | | td(RLCH) | Delay time, RAS low to CAS high | †CSH | 100 | | 120 | | ns | | td(CHRL) | Delay time, CAS high to RAS low | †CRP | 0 | | 0 | | ns | | <sup>t</sup> d(CLRH) | Delay time, CAS low to RAS high | †RSH | 25 | | 30 | | ns | | <sup>t</sup> d(CLWL) | Delay time, $\overline{\text{CAS}}$ low to $\overline{\text{W}}$ low (see Notes 14 and 15) | tCWD | 55 | | 65 | | ns | | <sup>t</sup> d(RLCL) | Delay time, RAS low to CAS low<br>(see Note 16) | †RCD | 25 | 75 | 25 | 90 | ns | | td(CARH) | Delay time, column address to RAS high | †RAL | 50 | | 60 | | ns | | td(RLWL) | Delay time, RAS low to W low (see Note 14) | 1RWD | 130 | | 155 | | ns | | <sup>t</sup> d(CAWL) | Delay time, column address to $\overline{W}$ low (see Note 14) | †AWD | 85 | | 100 | | ns | | td(RLCH) | Delay time, RAS low to CAS high (see Note 17) | <sup>†</sup> CHR | 25 | | 25 | | ns | | <sup>t</sup> d(CLRL) | Delay time, CAS low to RAS low (see Note 17) | 1CSR | 10 | | 10 | | ns | | td(RHCL) | Delay time, RAS high to CAS low (see Note 17) | ¹RPC | 5 | | 5 | | ns | - NOTES: 10. In a read-modify-write cycle, td(RLWL) and tsu(WRH) must be observed. Depending on the user's transition times, this may require additional RAS low time [tw(RL)]. - 11. The minimum value is measured when t<sub>d(RLCL)</sub> is set to t<sub>d(RLCL)</sub> min as a reference. - 12. Either th(RHrd) or th(CHrd) must be satisfied for a read cycle - 13. Output Enable controlled write. Output remains in the high-impedance state for the entire cycle. - 14. Read-modify-write operation only. - 15. TRG must disable the output buffers prior to applying data to the DQ pins. - 16. Maximum value specified only to guarantee RAS access time. 17. CAS-before-RAS refresh operation only. 18. Maximum value specified only to guarantee RAS access time. 19. CAS-before-RAS refresh operation only. <sup>†</sup> Timing measurements are referenced to VIL max and VIH min. SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) $^{\dagger}$ | | | | ALT.<br>SYMBOL | TMS440<br>TMS44C | | TMS44C251.12 | | UNIT | |----------------------|----------------------------------------------------------------------------------------------------------------------------|---------------|----------------|------------------|-----|--------------------------------------------------------------------------------------------------------------------|-----|------| | | | | SYMBUL | MIN | MAX | MIN | MAX | | | <sup>t</sup> d(CLGH) | Delay time, CAS low to TRG high | | tстн | 25 | | 35 | | ns | | <sup>t</sup> d(GHD) | Delay time, TRG high before data applied at DQ | • | †QED | 25 | | 30 | | ns | | * | Delay time, RAS low to TRG high | Early load | | th(TRG) | | th(TRG) | | ns | | <sup>t</sup> d(RLTH) | Delay little, RAS low to The high | Mid-line load | teth . | 85 | | 90 | | | | • | Delay time, RAS low to first SC high | Revision H | | 125 | | 1-10 TMS44C251-12 MAX MIN MAX 35 30 th(TRG) 90 135 115 40 15 -10 10 20 30 tw(RH) 40 15 35 30 25 | ns | | | td(RLSH <sup>)</sup> | after TRG high (see Note 18) | Revision I | tRSD | 105 | | | | 113 | | td(CLSH) | Delay time, CAS low to first SC high after TRG high (see Note 18) | | tCSD | 35 | | 40 | | ns | | td(SCTR) | Delay time, SC high to TRG high (see Notes 18 and 19) | | tTSL | 10 | | 15 | | ns | | td(THRH) | Delay time, TRG high to RAS high (see Note 18) | | tTRD | - 10 | | - 10 | | ns | | td(SCRL) | Delay time, SC high to $\overline{RAS}$ low with $\overline{TRG} = \overline{W} = \text{low}$ (see Notes 20 and 21) | | tSRS | 10 | | 10 | | ns | | <sup>t</sup> d(SCSE) | Delay time, SC high to SE high in serial input mode | | | 20 | | 20 | | ns | | td(RHSC) | Delay time, RAS high to SC high (see Note 21) | | †SRD | 25 | | 30 | | ns | | td(THRL) | Delay time, TRG high to RAS low (see Note 22) | | tTRP | ¹w(RH) | | tw(RH) | | ns | | timinos | Delay time, TRG high to SC high (see Note 22) | Revision H | TSD | 35 | | 40 | | ns | | <sup>t</sup> d(THSC) | Delay time, 1743 high to SC high (see Note 22) | Revision I | 1130 | 30 | | 35 | | | | td(THSC) | Delay time, TRG high to SC high (see Note 22) | • | tTSD | 35 | | 40 | | ns | | td(SESC) | Delay time, SE low to SC high (see Note 23) | | tsws | 10 | | 15 | | ns | | <sup>t</sup> d(RHMS) | Delay time, RAS high to last (most significant) rising edge of SC before boundary switch during split read transfer cycles | | | 25 | | 30 | | ns | | <sup>t</sup> d(TPRL) | Delay time, first (TAP) rising edge of SC after boundary switch to RAS low during split read transfer cycles | | | 20 | | 25 | • | ns | | trf(MA) | Refresh time interval, memory | | †REF | | 8 | | 8 | ms | | tt | Transition time | | t⊤ | 3 | 50 | 3 | 50 | ns | $<sup>\</sup>dot{t}$ Timing measurements are referenced to $V_{IL}$ max and $V_{IH}$ min. NOTES: 18. Memory to register (read) transfer cycles only. - 19. In a transfer read cycle, the state of SC when TRG rises is a Don't Care condition. However, to guarantee proper sequencing of the internal clock circuitry, there can be no positive transitions of SC for at least 10 ns prior to when TRG goes high. - 20. In a transfer write cycle, the state of SC when RAS falls is a Don't Care condition. However, to guarantee proper sequencing of the internal clock circuitry, there can be no positive transitions of SC for at least 10 ns prior to when RAS goes low. - 21. Register to memory (write) transfer cycles only. - 22. Memory to register (read) and register to memory (write) transfer cycles only. - 23. Serial data-in cycles only. ## read cycle timing SMVS251F -- AUGUST 1988 - - REVISED DECEMBER 1990 NOTE 24: See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 ## delayed write cycle timing NOTE 24: See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 # write cycle state table | CYCLE | STATE | | | | | | | |-------------------------------------------------------------------------------|-------|---|---|---------------|---------------|--|--| | CTOLL | 1 2 | | 3 | 4 | 5 | | | | Write mask load/use write DQs to I/Os | L | L | L | Write<br>Mask | Valid<br>Data | | | | Write mask load/use block write | Ĺ | н | L | Write<br>Mask | Addr<br>Mask | | | | Use previous write mask, write DQs to I/Os | н | L | L | Don't<br>Care | Valid<br>Data | | | | Use previous write mask, block write | н | н | L | Don't<br>Care | Addr<br>Mask | | | | Load write mask on later of $\overline{W}$ fall and $\overline{CAS}$ fall | н | L | Н | Don't<br>Care | Write<br>Mask | | | | Load color register on later of $\overline{W}$ fall and $\overline{CAS}$ fall | н | н | Н | Don't<br>Care | Color<br>Data | | | | Write mask disabled, block write to all I/Os | L | н | н | Don't<br>Care | Addr<br>Mask | | | | Normal early or late write operation | L | L | н | Don't<br>Care | Valid<br>Data | | | SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 ## read-write/read-modify-write cycle timing NOTE 25: See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". Same logic as delayed write cycle. SMVS251F - AUGUST 1988 REVISED DECEMBER 1990 # enhanced page-mode read cycle timing $<sup>^\</sup>dagger$ Access time is $t_{a(CP)}$ or $t_{a(CA)}$ dependent. $^\ddagger$ Output may go from high-impedance state to an invalid data state prior to the specified access time. NOTE 26: A write cycle or a read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated and the proper polarity of DSF is selected on the falling edges of FAS and CAS to select the desired write mode (normal, block write, etc.) SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 ## enhanced page-mode write cycle timing $<sup>^{\</sup>dagger}$ Referenced to $\overline{\text{CAS}}$ or $\overline{\text{W}}\text{,}$ whichever occurs last. NOTES: 24. See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". <sup>27.</sup> A read cycle or a read-modify-write cycle can be intermixed with write cycles, observing read and read-modify-write timing specifications. TRG must remain high throughout the entire page-mode operation if the late write feature is used, to guarantee page-mode cycle time. If the early write cycle timing is used, the state of TRG is a Don't Care after the minimum period th(TRG) from the falling edge of RAS. SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 ## enhanced page-mode read-modify-write cycle timing † Output may go from the high-impedance state to an invalid data state prior to the specified access time. NOTES: 24. See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5" 28. A read or a write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 ## RAS-only refresh timing NOTE 29: In persistent write-per-bit function, $\widetilde{W}$ must be high during the refresh cycles SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 ## CAS-before-RAS refresh NOTE 29: In persistent write-per-bit function, $\overline{W}$ must be high during the refresh cycles. ## CAS-before-RAS refresh counter test timing SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 ## write-mode control pseudo write transfer timing The write-mode control cycle is used to change the SDQs from the output mode to the input mode. This allows serial data to be written into the data register. The diagram below assumes that the device was originally in the serial read mode. NOTES: 30. Random-mode Q outputs remain in the high-impedance state for the entire write-mode control. <sup>31.</sup> SE must be high as RAS falls in order to perform a write-mode control cycle. NOTES: 32. Random mode Q outputs remain in the high-impedance state for the entire data register to memory transfer cycle. This cycle is used to transfer data from the data register to the memory array. Every one of the 512 locations in each data register is written into the corresponding 512 columns of the selected row. Data in the data register may proceed from a serial shift-in or from a parallel load from one of the memory array rows. The above diagram assumes that the device is in the serial write mode (i.e., SD is enabled by a previous write mode control cycle, thus allowing data to be shifted-in). - 33. See "Register Transfer Function Table" for logic state of "1" and "3". - 34. Successive transfer writes can be performed without serial clocks for applications requiring fast memory array clears. SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 ## register transfer function table | | RAS FALL | | | | | | |---------------------------------------------------------------------------------|----------|-----|------------|-----------|--|--| | FUNCTION | TRG | w | DSF<br>(1) | SE<br>(3) | | | | Register to memory transfer, serial input enabled, serial write mode enable | L | L | Х | L | | | | Register to memory transfer, alternate transfer write, serial write mode enable | L | L L | Н | × | | | | Pseudo-transfer SDQ control, serial write mode enable | L | L | L | н | | | | Memory to register transfer | L | н | L | × | | | | Split-register transfer | L | н | н | × | | | SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 ## alternate data register to memory timing SMVS251F - AUGUST 1988 - REVISED DECEMBER 1990 ## memory to data register transfer timing, early load operation - EGTES: 35. Random mode (Q outputs) remain in the high-impedance state for the entire memory to data register transfer cycle. The memory to data register transfer cycle is used to load the data registers in parallel from the memory array. The 512 locations in each data register are written into from the 512 corresponding columns of the selected row. The data that is transferred into the data registers may be either shifted out or transferred back into another row. - 36. Once data is transferred into the data registers, the SAM is in the serial read mode (i.e., the SQ is enabled), thus allowing data to be shifted out of the registers. Also, the first bit to be read from the data register after TRG has gone high must be activated by a positive transition of SC. ## memory to data register transfer timing, mid-line load operation - NOTES: 35. Random mode (Q outputs) remain in the high-impedance state for the entire memory to data register transfer cycle. The memory to data register transfer cycle is used to load the data registers in parallel from the memory array. The 512 locations in each data register are written into from the 512 corresponding columns of the selected row. The data that is transferred into the data registers may be either shifted out or transferred back into another row. - 36. Once data is transferred into the data registers, the SAM is in the serial read mode (i.e., the SQ is enabled), thus allowing data to be shifted out of the registers. Also, the first bit to be read from the data register after TRG has gone high must be activated by a positive transition of SC. ## split-register mode read transfer timing NOTE 37: There must be a minimum of two SC clocks cycle between any two split-register reload cycles, and a minimum of one SC clock cycle between a transfer read cycle and a split-register cycle. # TMS44C251 SMVS251F -- AUGUST 1988 -- REVISED DECEMBER 1990 NOTES: 38. In the split-register mode, data can be transferred from different rows to the low and high halves of the data register. 39. When enabling or disabling the split-register mode, ta(OSF) is measured from RAS low in the transfer cycle. ### application notes - In order to achieve proper split-register operation, a normal read transfer, followed by a minimum of one serial clock cycle should be performed before the first split-register transfer cycle. This is necessary to initialize the data register and the starting tap location. Serial access can then begin after the normal transfer cycle. - A split-register transfer into the inactive half is not allowed until t<sub>d(TPRL)</sub> is met. t<sub>d(TPRL)</sub> is the minimum delay time between the rising edge of the serial clock (SC) of the previously loaded tap point and the falling edge of RAS of the split-register transfer cycle into the inactive half. - After t<sub>d(TPRL)</sub> is met, the split-register transfer into the inactive half must also satisfy the t<sub>d(RHMS)</sub> condition. t<sub>d(RHMS)</sub> is the minimum delay time between the rising edge of RAS of the split-register transfer cycle into the inactive half and the rising edge of the last serial clock (SC 255 or 511) of the active half. ## serial data-in timing The serial data-in cycle is used to input serial data into the data registers. Before data can be written into the data registers via SD, the device must be put into the write mode by performing a write mode control (pseudo-transfer) or any transfer write cycle. A transfer read cycle is the only cycle that will take the device out of the write mode and put it into the read mode, thus disabling the input of data. Data will be written starting at the location specified by the input address loaded on the previous transfer cycle. While accessing data in the serial data registers, the state of TRG is a Don't Care as long as TRG is held high when RAS goes low to prevent data transfers between memory and data registers. #### serial data-out timing - NOTES: 8. For mid-line load, $t_{C(SC)}$ = 50 ns for Revision I and subsequent revisions; $t_{C(SC)}$ = 55 ns for Revision H only. For split-register, $t_{C(SC)}$ = 40 ns for Revision H only. - 40. While reading data through the serial data register, the state of TRG is a Don't Care as long as TRG is held high when RAS goes low. This is to avoid the initiation of a register to memory or memory to register data transfer operation. The serial data-out cycle is used to read data out of the data registers. Before data can be read via SQ, the device must be put into the read mode by performing a transfer read cycle. Transfer write cycles occurring between the transfer read cycle and the subsequent shifting out of data will not take the device out of the read mode. But a write mode control cycle at that time will take the device out of the read mode and put it in the write mode, thus not allowing the reading of data. SMVS251F - AUGUST 1988 - REVISED DECEMBER 1990 ## device symbolization <sup>†</sup> For information on Revision "H" devices, refer to page 8-43.