# **QX-16** ## DESKTOP COMPUTER ## TECHNICAL MANUAL M-TM-QX16 Epson Corporation Nagano, Japan #### **FCC COMPLIANCE STATEMENT** This equipment uses and generates radio frequency energy and if not installed and used properly, that is, in strict accordance with the manufacturer's instructions, may cause interference to radio and television reception, it has been type tested and found to comply with limits for a Class B computing device in accordance with Subpart J of Part 15 of FCC Rules, which are designed to provide reasonable protection against such interference in a residential installation. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause interference to radio or television reception, which can be determined by turning the equipment on and off, the user is encouraged to try to correct the interference by one or more of the following measures: - · reorient the receiving antenna - · relocate the computer with respect to the receiver - move the computer away from the receiver - . plug the computer into a different outlet so that the computer and receiver are on different branch circuits. if necessary, the user should consult the dealer or an experienced radio/television technician for additional suggestions. The user may find the following booklet, prepared by the Federal Communications Commission, helpful: "How to Identify and Resolve Radio-TV Interference Problems." This booklet is available from the U.S. Government Printing Office, Washington, E.C., 20402, Stock No. 004-000-00345-4. You can determine whether your computer is causing interference by turning it off, if the interference stops, it was probably caused by the computer or its peripheral devices. To further isolate the problem, disconnect the peripheral devices and their input/output cables one at a time. If the interference stops, it was caused by either the peripherial device or its I/O cable. These devices usually require shielded cables. For Epson peripheral devices, you can obtain the proper shielded cable from your dealer. For non-Epson devices, contact the manufacturer or dealer for assistance. Epson Corporation, Nagano, Japan 1985 by Epson Corporation All rights reserved. Printed in Japan 88 87 86 85 5 4 3 2 1 No portion of this document may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric, mechanical, photocopying, recording, or otherwise, without the wirtten permission of Epson Corporation. No patent liability is assumed with respect to use of the information contained herein, nor is any liability assumed for damages resulting from use of this text. While every precaution has been taken in the preparation of this book, the publisher assumes no liability for errors or omissions. Epson<sup>™</sup> is a registered trademark of Epson Corporation. QX-16<sup>TM</sup> is trademark of Epson America, Inc. NEC component diagrams are reprinted with the permission of and licensed by NEC Electronics Inc., ©NEC Electronics Inc., 1984 IBM PC<sup>e</sup> is a registered trademark of International Business Machines Corporation. Centronics is a registered trademark of Data Computer Corporation. #### **PRECAUTIONS** Precautionary notations throughout the text are categorized relative to 1) personal injury, and 2) damage to equipment: #### DANGER Signals a precaution which, if ignored, could result in serious or fatal personal injury. Great caution should be exercised in performing procedures preceded by DANGER headings. WARNING Signals a precaution which, if ignored, could result in damage to equipment. The precautionary measures itemized below should always be observed when performing repair/maintenance procedures. | <br>DANGER | | |------------|--| | <br>DANGER | | - 1. ALWAYS DISCONNECT THE PRODUCT FROM BOTH THE POWER SOURCE AND PERIPHERAL DEVICES BEFORE PERFORMING ANY MAINTENANCE OR REPAIR PROCEDURE. - 2. NO WORK SHOULD BE PERFORMED ON THE UNIT BY PERSONS UNFAMILIAR WITH BASIC SAFETY MEASURES AS DICTATED FOR ALL ELECTRONICS TECHNICIANS IN THEIR LINE OF WORK. - 3. WHEN PERFORMING TESTING AS DICTATED WITHIN THIS MANUAL, DO NOT CONNECT THE UNIT TO A POWER SOURCE UNTIL INSTRUCTED TO DO SO. WHEN THE POWER SUPPLY CABLE MUST BE CONNECTED, USE EXTREME CAUTION IN WORKING ON POWER SUPPLY AND OTHER ELECTRONIC COMPONENTS. #### WARNING - 1. Repairs on Epson product should be performed only by an Epson certified repair technician. - Make certain that the source voltage is the same as the rated voltage, listed on the serial number/rating plate, if the Epson product has a primary AC rating different from available power source, do not connect it to the power source. - Always verify that the Epson product has been disconnected from the power source before removing or replacing printed circuit boards and/or individual chips. - In order to protect sensitive microprocessors and circuitry, use static discharge equipment, such as anti-static wrist straps, when accessing internal components. - Replace maifunctioning components only with those components recommended by the manufacturer; introduction of second-source ICs or other nonapproved components may damage the product and void any applicable Epson warranty. #### PREFACE This manual describes the theory of operation of the QX-16 microcomputer system, and includes troubleshooting, repair, and maintenance procedures for servicing system subassemblies. The text is divided into six chapters: - CHAPTER 1. PRODUCT DESCRIPTION Describes the features and specifications of the computer, illustrates system components, and lists the logic configuration of the primary circuit boards. - CHAPTER 2. PRINCIPLES OF OPERATION Details the functional organization of the logic circuitry. - CHAPTER 3. TROUBLESHOOTING Provides instructions for isolating computer malfunctions. - CHAPTER 4. DISASSEMBLY AND ASSEMBLY Describes system disassembly for replacement of malfunctioning subassemblies. - CHAPTER 5. ADJUSTMENT AND MAINTENANCE Lists the necessary adjustments for unit assembly and servicing. - CHAPTER 6. DIAGRAMS AND REFERENCE MATERIALS Describes option board specifications and I'O port addresses, illustrates IC pin configurations, and provides exploded, circuit board layout, and schematic diagrams for use in conjunction with the text. Subsequent product modifications will be brought to your attention via Service Bulletins; please revise the text as bulletins are received. This document is subject to change without notice. #### TABLE OF CONTENTS | CHAPTER 1. | PRODUCT DESCRIPTION | 1-1 | |------------|----------------------------------|-----| | CHAPTER 2. | PRINCIPLES OF OPERATION | 2-1 | | CHAPTER 3. | TROUBLESHOOTING | 3-1 | | CHAPTER 4. | DISASSEMBLY AND ASSEMBLY | 4-1 | | CHAPTER 5. | ADJUSTMENT AND MAINTENANCE | 5-1 | | CHAPTER 6. | DIAGRAMS AND REFERENCE MATERIALS | 6-1 | # 1 ## PRODUCT DESCRIPTION CHAPTER ## TABLE OF CONTENTS | Section | Title | Page | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | 1.1 | FEATURES | 1-1 | | 1.2 | SPECIFICATIONS | 1-1 | | 1.2.1 | Main Unit Specifications | 1-1 | | 1.2.2 | Keyhoard Specifications | 1-2 | | 1.2.3 | Monitor Specifications | 1.2 | | 1.2.4 | Floppy Disk Drive Specifications | 1-3 | | 1.3 | HARDWARE CONFIGURATION | 1-4 | | 1.3.1 | Main Unit Components | 1-4<br>1-10 | | 1.3.2 | Floppy Disk Drive Components | 1-11 | | 1.3.3 | Keyboard Components | 1-11 | | 1.3.4 | Monitor Components | | | | LIST OF FIGURES | | | Eiguro | Title | Page | | Figure<br>1-1 | Component Locations | 1-4 | | 1-2 | Logic Block Diagram | 1-5 | | 1-3 | APX-ISYM Control Board | 1-7 | | 1-4 | APX-IGGS Video Board | 1-7 | | 1.5 | APX-ICRT Video Emulator Board | 1-8 | | 1-6 | Q10PS Power Supply Board | 1-9<br>1-10 | | 1-7 | SD-543 Floppy Disk Drive Component Locations | | | 1-8 | Keyboard Component Locations | | | 1-9 | Monitor Component Locations | 1-11 | | | LIST OF TABLES | | | | | Page | | Table | Title APX-ISYM Board Component Descriptions | | | 1-1 | APX-ISTM Board Component Descriptions | 1-6 | | 1-2<br>1-3 | APYLICHT Board Component Descriptions | 1-0 | | 1-3 | Q10PS Power Supply Board Output Voltages | 1-9 | | 1-4 | City of the section o | | #### 1.1 FEATURES The EPSON QX-16 desktop computer system includes a 12-inch monochrome monitor and two SD-543 double-sided, quad-density floppy disk drives. Dual processors in the main memory unit allow the system to operate with 8-bit, Z-80A compatible or 16-bit, 8088 compatible operating systems, making the computer suitable for use with a wide variety of software. Standard equipment includes the multifunction keyboard, with eighteen programmable function keys, an EPSON parallel printer port, an RS-232C serial port, and three option slots on the main memory board for system expansion. The APX-ICRT video board, which enables the system to emulate the IBM video memory map, is also included as a standard feature. #### 1.2 SPECIFICATIONS The specifications below apply to the entire system: sections following itemize specifications by major subassembly. (All weights include packaging materials.) | POWER S | :UPPL | Y | |---------|-------|---| |---------|-------|---| $230 \pm 20\%$ (Europe) INSULATION STRENGTH 100 - 120V Units . . . . . . . . . 1KV for 1 minute between AC power supply and case and case INSULATION RESISTANCE . . . . . . . . . . . . . . . . . 10M ohms for 500VDC minimum STANDARD INTERFACES ..... Centronics-compatible parallel printer interface port RS-232C serial interface port OPTIONAL INTERFACES (3 option slots) . . . . . . RS-232C interface IEEE-488 interface A-D/D-A converter Fiber optic interface Universal interface Multi-font character generator interface ENVIRONMENTAL CONDITIONS Operation Storage Humidity (no condensation)10 - 80%10 - 90%Shock Resistance (maximum)1 G. 1 msec5 G. 1 msecVibration Resistance (maximum)0.25 G. 5-50 Hz3 G. 5-50 Hz #### 1.2.1 Main Unit Specifications PROCESSORS . . . . . . . . . . . . . . . . . . Z-80A (4 MHz)/8088 (5.3 MHz) 512K bytes IPL 2764 EPROM for Z-80A mode BIOS 2764 EPROM for 8088 mode CLOCK ...... CMOS real-time clock (battery backed) DMA ...... 6 channels (two μPD8237AC-5) COUNTER TIMER . . . . . . . . . . . 6 channels (two µPD8253AC) VIDEO MEMORY APX-ICRT Video Emulator Board .... 32K bytes (four 16K x 4 DRAMs) (20 x 13.4 x 4.5 inches) WEIGHT ...... 11.3 Kg (24.8 lbs) #### 1.2.2 Keyboard Specifications tion keys, edit/cursor keypad, and numeric keypad KEYBOARD CONTROLLER . . . . . . . . . $\mu$ PD8049 (11 MHz) TRANSFER RATE ...... Synchronous transfer between the keyboard and main unit at 1200 BPS (17.2 x 8.3 x 1.4 inches) WEIGHT ..... 1.6 Kg (3.5 lbs) #### 1.2.3 Monitor Specifications PHOSPHOR ..... green RESOLUTION . . . . . . . . . . . . . . . . . . 640 x 400 pixels (12,25 x 12,25 x 11,0 inches) WEIGHT ..... 8.5 Kg (18.7 lbs) #### 1.2.4 Floppy Disk Drive Specifications DRIVE SIZE ...... 5.25 inch drives (two) RECORDING METHOD . . . . . . . . . . . . MFM STORAGE CAPACITY MONDELLOL LIPONO ......... 100 foo bei 26 TRACK RADIUS Innermost Track (TK 79) ...... Side 0/36:25/mm/s :Side:1: 34,13 mm Outermost Track (TK 00) . . . . . . . . . Side 0::57.15 mm Side 1: 55:03 mm ACCESS TIME Track-to-Track 3 msec Average 96 msec Settling Time 15 msec READ/WRITE HEAD Type ....... Tunnel erase head with gimbal support Positioning System . . . . . . . Stepper motor: DRIVE MOTOR ...... Direct drive spindle motor Start-up Time 0.5 sec or less Speed ..... 300 rpm SENSORS ...... Index, track 00, and write protect POWER REQUIREMENT + 12V Read Current ...... 0.6A typical, 1.5A maximum 250mVpp maximum ripple + 5V Read/Write Current . . . . . . . . 0.15A typical, 0.4A maximum 100mVpp maximum ripple POWER DISSIPATION . . . . . . . . . . . . 8.0 W typical during operation DIMENSIONS (w x d x h) ..... 146 x 195.5 x 41 mm $(5.7 \times 7.7 \times 1.6 \text{ inches})$ WEIGHT ..... 1.4 Kg (3.0 lbs) #### 1.3 HARDWARE CONFIGURATION (Figure 1-1) The computer is composed of the main CPU unit, which includes the power supply, controller, and graphics boards; the monitor; the keyboard; and two floppy disk drives. FIGURE 1-1, COMPONENT LOCATIONS #### 1.3.1 Main Unit Components (Figures 1-2 through 1-4) The main unit houses the Q10PS power supply board, which includes the filter and switching regulator; the APX-ISYM control board, which includes the Z80A-compatible and 8088 processors and related logic components; the APX-IGGS video board, which includes the $\mu$ PD7220 graphic display controller and VRAM for monitor control; and the APX-ICRT video emulation board, which enables IBM format video display. Logic component relationships are diagrammed in Figure 1-2. Figure 1-3 and Table 1-1 describe layout and functions of the APX-ISYM board components, including the three option slots (refer to the Specifications for a list of available interfaces). Figure 1-4 and Table 1-2 describe the APX-IGGS board, and Figure 1-5 and Table 13 describe the APX-ICRT video emulator board. The power supply board is illustrated in Figure 1-6, with power supply voltages listed in Table 1-4. The CPU unit also houses the two floppy disk drives; however, these are discussed separately throughout the text. (See Section 1.3.2.) NOTE: BANK 0-7 BECOMES 512K BYTE MEMORY SPACE IN 8088 MODE. FIGURE 1-2. LOGIC BLOCK DIAGRAM TABLE 1-1. APX-ISYM BOARD COMPONENT DESCRIPTIONS | NAME | MODEL | IC<br>LOCATION | QTY | FUNCTION | |----------------------------------|--------------------------|--------------------|---------|-------------------------------------------------------------------------------------------------------------------------------| | CPUs | µPD780-1<br>8088-2 | 18C<br>16C | 1 | 8-bit CPU (4MHz) compatible with Z80A.<br>16-bit CPU (5.3MHz) | | DMA Controller | 8237AC-5 | 8F,10F | 2 | Provided with a total of 6 channels for FDD monitor, and options. | | Interrupt Controller | 8259AC-2 | 8D,9D | 2 | Controls the interrupt priority with a total of 13 levels of interrupt including PWD output, keyboard interrupt, and options. | | Counter/Timer | 8253C-5 | 9C.10C | 2 . | Controls the baud rate of the keyboard, clock, and PS-232C interface. | | Senal Controller | 7201C | 1B | 1 | Allocates channel A to the keyboard and B to the RS:232C interface, and controls senal data transfe with the CPU. | | Printer Controller | 8255AC-5 | 16A | 1 | Provided with an 8-bit parallel port for interfacing with an Epson compatible printer. | | Real Time Clack | 146818P | 18A | 1 | Clock with calendar functions. | | Floppy Disk Controller | μΡΌ765AC | 13A | 1 | Controls SD-543 FDDs. | | Gate Array for FDD<br>Controller | GAFDDC | 10A | 1 | Inserted between the FDC (µPD765) and the SD-543 drive, this device controls the FDDs. | | VFO | SED9421 | 11 <b>B</b> | 1 | <ul> <li>Variable frequency oscillator for the FDD read circuit. Data separator.</li> </ul> | | I/O Selector | LS154 | 8C | 1 | Accesses each I/O port by deceding the 4-bit lov order address (A2—A5) of the CPU. | | Main Memory | μPD41257<br>(HM50256) | 13H 20H<br>13J 20J | 8<br>16 | 256K-byte system memory.<br>512K byte memory configuration | | PROM | 2764<br>2764/27128/27256 | 22C<br>24C | 1 | Z-80A initial program loader (IPL.).<br>8088 basic input/output system (BIOS). | | CMOS RAM | μPD449 | 25C | 1 | Stores the data (Backed by the NiCd battery) | TABLE 1-2. APX-IGGS BOARD COMPONENT DESCRIPTIONS | ODEL LO | DCATION ( | XTY | FUNCTION | |-----------|-----------------------|-----------------------------|-----------------------------------------------------------| | | | | | | D7220AD - | 1C | 1 | Graphics display controller with video memory management. | | 254/416 | 6B— 9B | 4 | Video memory. | | 32A/64 ( | 3D | 1 | Character generator EPROM. | | 2050BA : | 3C | 1 | Includes zoom, line count, and attribute orcust. | | | 254/416 €<br>32A/64 € | 254/416 6B— 9B<br>32A/64 6D | 254/416 6B— 9B 4<br>32A/64 6D 1 | FIGURE 1-3. APX-ISYM CONTROL BOARD FIGURE 1-4. APX-IGGS VIDEO BOARD FIGURE 1-5. APX-ICRT VIDEO EMULATOR BOARD TABLE 1-3. APX-ICRT BOARD COMPONENT DESCRIPTIONS | NAME | MODEL | LOCATION | QTY | FUNCTION | |------------------------------|-----------------------|----------|-----|--------------------------------------------------------------------------------------------| | CRT Controller | HD46505SP-2 | 2A | 1 | Controls VRAM and gate arrays to enable emulation of IBM PC display hardware. | | Gate Arrays<br>GAIBVA/GAIBVD | MB62H159/<br>MB63H137 | 2D, 2F | 2 | Controls memory addressing and converts VRAN data to video signals under control of 46505. | | VRAMs | MB81416-10 | 3B-3E | 4 | 32K bytes DRAM store graphics display of character and attribute data. | | Character Generator | 2764 | 3F | 1 | EPROM stores character patterns for $8 \times 16$ , $7 \times 7$ or $5 \times 7$ fonts. | FIGURE 1-6. Q10PS POWER SUPPLY BOARD TABLE 1-4. Q10 PS BOARD OUTPUT VOLTAGES | USE | VOLTAGE LIMITS | NOMINAL CURRENT | |-------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------| | Logic circuit | 5.0 to 5.1V | 3.6A | | Not used in QX-16 | | *** | | Floppy disk drive | 11.4 to 12.6V | 1.2A | | Keyboard, RS-232C | 11 to 13V | 0.45A | | DRAM, RS-232C | -11 to -13V | 0.02A | | | Logic circuit Not used in QX-16 Floppy disk drive Keyboard, RS-232C | Logic circuit 5.0 to 5.1V Not used in QX-16 Floppy disk drive 11.4 to 12.6V Keyboard, RS-232C 11 to 13V | #### 1.3.2 Floppy Disk Drive Components (Figure 1-7) Two SD-543, 5 1/4 inch floppy disk drives are housed in the system CPU unit. The half-height (1.6 inch / 41 mm) drives perform double-sided, quad-density recording (80 tracks per side). A brushless, direct-drive spindle motor rotates the disk at 300 rpm; a stepper motor and steel band positioner move the head rapidly (3 ms access time) and with high reliability. The motor control circuit and data separator are incorporated in two LSIs on the APX-ISYM board, enabling FDD control board size to be reduced. (Refer to Section 2.6 for a description of FDD operation.) FIGURE 1-7. SD-543 FLOPPY DISK DRIVE COMPONENT LOCATIONS #### 1.3.3 Keyboard Components (Figure 1-8) The desktop keyboard is a standard QWERTY keyboard with eighteen programmable function keys, an edit/cursor keypad, and a numeric keypad. The keyboard performs synchronous data transfer at 1200 BPS with the system CPU, using a custom keyboard controller IC. (Refer to Section 2.7 for a description of keyboard operation.) FIGURE 1-8. KEYBOARD COMPONENT LOCATIONS #### 1.3.4 Monitor Components (Figure 1-9) The standard, non-glare green monitor has 640 x 400 line resolution, and uses TTL compatible horizontal and vertical sync signals. Figure 1-8 illustrates monitor component locations. (Refer to Section 2.8 for a description of monitor operation.) FIGURE 1-9. MONITOR COMPONENT LOCATIONS # 2 ### PRINCIPLES OF OPERATION CHAPTER ## **TABLE OF CONTENTS** | 2.1 SYSTEM OVERVIEW 2-1 2.2 POWER SUPPLY OPERATION 2-10 2.2.1 Noise Fitter 2-11 2.2.2 Inrush Prevention Circuit 2-11 2.2.3 Voltage Multiplying Rectifier 2-11 2.2.4 Oscillator/Pulse Driver 2-12 2.2.5 Protection Circuity 2-14 2.2.6 Error Amplifier and Excess Voltage Detector 2-15 2.2.7 Power Down Detector (PWD) 2-15 2.2.8 Voltage Output Circuit 2-16 2.2.9 CMOS Battery Backup Circuit 2-16 2.3 APX-ISYM BOARD OPERATION 2-17 2.3.1 CPU Control Circuits 2-17 2.3.1.2 System Reset Circuit 2-17 2.3.1.3 CPU Select Circuit 2-18 2.3.1.4 System Clock and Timing Generator Circuits 2-20 2.3.1.5 2-80A WAIT Signal Generator Circuit 2-23 2.3.1.6 808 RDY Signal Generator Circuit 2-24 2.3.1.7 Data Bus Direction Control Circuit 2-24 | Section | Title | Page | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------|------| | 2.2.1 Noise Filter 2.11 2.2.2 Inrush Prevention Circuit 2.11 2.2.3 Voltage Multiplying Rectifier 2.11 2.2.4 Oscillator/Pulse Driver 2.12 2.2.5 Protection Circuitry 2.14 2.2.6 Error Amplifler and Excess Voltage Detector 2.15 2.2.7 Power Down Detector (PWD) 2.15 2.2.8 Voltage Output Circuit 2.16 2.2.9 CMOS Battery Backup Circuit 2.16 2.3 APX-ISYM BOARD OPERATION 2.17 2.3.1.1 80887-280A CPU Circuit 2.17 2.3.1.2 System Reset Circuit 2.17 2.3.1.3 CPU Select Circuit 2.18 2.3.1.4 System Clock and Timing Generator Circuits 2.20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2.23 2.3.1.6 8088 RDY Signal Generator Circuit 2.24 2.3.1.7 Data Bus Direction Control Circuit 2.24 2.3.1.8 CPU Bus Request Circuit 2.25 2.3.2 Memory Map Layout 2.27 2.3.2.1 Memory Map Layout 2.27 <td>2.1</td> <td>SYSTEM OVERVIEW</td> <td>2-1</td> | 2.1 | SYSTEM OVERVIEW | 2-1 | | 2.2.1 Noise Filter 2-11 2.2.2 Inrush Prevention Circuit 2-11 2.2.3 Voltage Multiplying Rectifier 2-11 2.2.4 Oscillator/Pulse Driver 2-12 2.2.5 Protection Circuitry 2-14 2.2.6 Error Amplifler and Excess Voltage Detector 2-15 2.2.7 Power Down Detector (PWD) 2-15 2.2.8 Voltage Output Circuit 2-16 2.2.9 CMOS Battery Backup Circuit 2-16 2.3 APX-ISYM BOARD OPERATION 2-17 2.3.1.1 80887-280A CPU Circuit 2-17 2.3.1.2 System Reset Circuit 2-17 2.3.1.3 CPU Select Circuit 2-17 2.3.1.4 System Clock and Timing Generator Circuits 2-20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2-23 2.3.1.6 8088 RDY Signal Generator Circuit 2-23 2.3.1.7 Data Bus Direction Control Circuit 2-24 2.3.1.8 CPU Bus Request Circuit 2-25 2.3.2 Memory Map Layout 2-27 2.3.2.1 Memory Map Layout 2-27 <td>22</td> <td>POWER SHIPPLY OPERATION</td> <td>0.40</td> | 22 | POWER SHIPPLY OPERATION | 0.40 | | 2.2.2 Inrush Prevention Circuit 2.11 2.2.3 Voltage Multiplying Rectifier 2.11 2.2.4 Oscillator/Pulse Driver 2.12 2.2.5 Protection Circuitry 2.14 2.2.6 Error Amplifier and Excess Voltage Detector 2.15 2.2.7 Power Down Detector (PWD) 2.15 2.2.8 Voltage Output Circuit 2.16 2.2.9 CMOS Battery Backup Circuit 2.16 2.3 APX-ISYM BOARD OPERATION 2.17 2.3.1.1 8088/Z-80A CPU Circuit 2.17 2.3.1.2 System Reset Circuit 2.18 2.3.1.3 CPU Select Circuit 2.18 2.3.1.4 System Clock and Timing Generator Circuits 2.20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2.23 2.3.1.6 8088 RDY Signal Generator Circuit 2.24 2.3.1.7 Data Bus Direction Control Circuit 2.25 2.3.1.8 CPU Bus Request Circuit 2.25 2.3.2.2 Memory Map Layout 2.27 2.3.2.2 Z-80A IPL Enable Circuit 2.29 2.3.2.3 8088 BIOS Enable Circuit | • | | | | 2.2.3 Voltage Multiplying Rectifier 2.11 2.2.4 Oscillator/Pulse Driver 2.12 2.2.5 Protection Circuitry 2.14 2.2.6 Error Amplifier and Excess Voltage Detector 2.15 2.2.7 Power Down Detector (PWD) 2.15 2.2.8 Voltage Output Circuit 2.16 2.2.9 CMOS Battery Backup Circuit 2.16 2.3 APX-ISYM BOARD OPERATION 2.17 2.3.1 CPU Control Circuits 2.17 2.3.1.1 System Reset Circuit 2.18 2.3.1.2 System Reset Circuit 2.18 2.3.1.3 CPU Select Circuit 2.19 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2.23 2.3.1.6 S088 RDY Signal Generator Circuit 2.24 2.3.1.7 Data Bus Direction Control Circuit 2.24 2.3.1.8 CPU Bus Request Circuit 2.25 2.3.2.1 Memory Control Circuits 2.27 2.3.2.2 Memory Control Circuits 2.27 2.3.2.2 Z-80A Bull Enable Circuit 2.29 2.3.2.3 2.80A Bals Inhibit Circuit 2 | | | | | 2.2.4 Oscillator/Pulse Driver 2.12 2.2.5 Protection Circuitry 2.14 2.2.6 Error Amplifler and Excess Voltage Detector 2.15 2.2.7 Power Down Detector (PWD) 2.15 2.2.8 Voltage Output Circuit 2.16 2.2.9 CMOS Battery Backup Circuit 2.16 2.3 APX-ISYM BOARD OPERATION 2.17 2.3.1 CPU Control Circuits 2.17 2.3.1.1 8088/Z-80A CPU Circuit 2.17 2.3.1.2 System Reset Circuit 2.18 2.3.1.3 CPU Select Circuit 2.18 2.3.1.4 System Clock and Timing Generator Circuits 2.20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2.23 2.3.1.6 8088 RDY Signal Generator Circuit 2.23 2.3.1.7 Data Bus Direction Control Circuit 2.24 2.3.1.8 CPU Bus Request Circuit 2.26 2.3.2.1 Memory Control Circuits 2.27 2.3.2.2 Memory Control Circuits 2.27 2.3.2.3 8088 BIOS Enable Circuit 2.29 2.3.2.4 449 CMOS RAM Enable Circuit | | | _ | | 2.2.5 Protection Circuitry 2.14 2.2.6 Error Amplifier and Excess Voltage Detector 2.15 2.2.7 Power Down Detector (PWD) 2.15 2.2.8 Voltage Output Circuit 2.16 2.2.9 CMOS Battery Backup Circuit 2.16 2.3 APX-ISYM BOARD OPERATION 2.17 2.3.1 CPU Control Circuits 2.17 2.3.1.1 8088/Z-80A CPU Circuit 2.17 2.3.1.2 System Reset Circuit 2.18 2.3.1.3 CPU Select Circuit 2.19 2.3.1.4 System Clock and Timing Generator Circuits 2.20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2.23 2.3.1.6 8088 RDY Signal Generator Circuit 2.24 2.3.1.7 Data Bus Direction Control Circuit 2.25 2.3.1.8 CPU Bus Request Circuit 2.25 2.3.2.1 Memory Map Layout 2.27 2.3.2.2 Memory Map Layout 2.27 2.3.2.2 2.80A IPL Enable Circuit 2.29 2.3.2.3 8088 BIOS Enable Circuit 2.29 2.3.2.4 449 CMOS RAM Enable Circuit | | | | | 2.2.6 Error Ampliffer and Excess Voltage Detector 2.15 2.2.7 Power Down Detector (PWD) 2.15 2.2.8 Voltage Output Circuit 2.16 2.2.9 CMOS Battery Backup Circuit 2.16 2.3 APX-ISYM BOARD OPERATION 2.17 2.3.1 CPU Control Circuits 2.17 2.3.1.1 8088/Z-80A CPU Circuit 2.18 2.3.1.2 System Reset Circuit 2.18 2.3.1.3 CPU Select Circuit 2.19 2.3.1.4 System Clock and Timing Generator Circuits 2.20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2.23 2.3.1.5 2.8088 RDY Signal Generator Circuit 2.24 2.3.1.7 Data Bus Direction Control Circuit 2.25 2.3.1.8 CPU Bus Request Circuit 2.25 2.3.2.1 Memory Control Circuits 2.27 2.3.2.2 Memory Map Layout 2.27 2.3.2.2 Z-80A IPL Enable Circuit 2.29 2.3.2.3 8088 BIOS Enable Circuit 2.29 2.3.2.4 449 CMOS RAM Enable Ci | | | | | 2.2.7 Power Down Detector (PWD) 2.15 2.2.8 Voltage Output Circuit 2.16 2.2.9 CMOS Battery Backup Circuit 2.16 2.3 APX-ISYM BOARD OPERATION 2.17 2.3.1 CPU Control Circuits 2.17 2.3.1.1 8088/Z-80A CPU Circuit 2.17 2.3.1.2 System Reset Circuit 2.18 2.3.1.3 CPU Select Circuit 2.19 2.3.1.4 System Clock and Timing Generator Circuits 2.20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2.23 2.3.1.6 8088 RDY Signal Generator Circuit 2.24 2.3.1.7 Data Bus Direction Control Circuit 2.25 2.3.1.8 CPU Bus Request Circuit 2.25 2.3.2.1 Memory Control Circuits 2.27 2.3.2.2 Memory Map Layout 2.27 2.3.2.2 Z-80A IPL Enable Circuit 2.29 2.3.2.3 8088 BIOS Enable Circuit 2.29 2.3.2.4 449 CMOS RAM Enable Circuit 2.30 2.3.2.5 Z-80A Memory Range Select Circuit 2.31 2.3.2.6 Z-80A RAS Inhibit Circuit <td></td> <td>•</td> <td></td> | | • | | | 2.2.8 Voltage Output Circuit 2.16 2.2.9 CMOS Battery Backup Circuit 2.16 2.3 APX-ISYM BOARD OPERATION 2.17 2.3.1 CPU Control Circuits 2.17 2.3.1.1 8088/Z-80A CPU Circuit 2.17 2.3.1.2 System Reset Circuit 2.18 2.3.1.3 CPU Select Circuit 2.19 2.3.1.4 System Clock and Timing Generator Circuits 2.20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2.23 2.3.1.6 8088 RDY Signal Generator Circuit 2.24 2.3.1.7 Data Bus Direction Control Circuit 2.25 2.3.1.8 CPU Bus Request Circuit 2.25 2.3.2.1 Memory Control Circuits 2.27 2.3.2.2 Z-80A IPL Enable Circuit 2.27 2.3.2.2 Z-80A IPL Enable Circuit 2.29 2.3.2.3 8088 BIOS Enable Circuit 2.29 2.3.2.4 449 CMOS RAM Enable Circuit 2.29 2.3.2.5 Z-80A Memory Range Select Circuit 2.31 2.3.2.7 8088 RAS Inhibit Circuit 2.31 2.3.2.8 DRAM Refresh Timing G | | | | | 2.2.9 CMOS Battery Backup Circuit 2-16 2.3 APX-ISYM BOARD OPERATION 2-17 2.3.1 CPU Control Circuits 2-17 2.3.1.1 8088/Z-80A CPU Circuit 2-17 2.3.1.2 System Reset Circuit 2-18 2.3.1.3 CPU Select Circuit 2-19 2.3.1.4 System Clock and Timing Generator Circuits 2-20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2-23 2.3.1.6 8088 RDY Signal Generator Circuit 2-24 2.3.1.7 Data Bus Direction Control Circuit 2-25 2.3.1.8 CPU Bus Request Circuit 2-25 2.3.2.1 Memory Control Circuits 2-27 2.3.2.2 Z-80A IPL Enable Circuit 2-27 2.3.2.2 Z-80A IPL Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-34 2.3.2.10 Ad | | | | | 2.3 APX-ISYM BOARD OPERATION 2-17 2.3.1 CPU Control Circuits 2-17 2.3.1.1 8088/Z-80A CPU Circuit 2-18 2.3.1.2 System Reset Circuit 2-18 2.3.1.3 CPU Select Circuit 2-19 2.3.1.4 System Clock and Timing Generator Circuits 2-20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2-23 2.3.1.6 8088 RDY Signal Generator Circuit 2-24 2.3.1.7 Data Bus Direction Control Circuit 2-25 2.3.1.8 CPU Bus Request Circuit 2-25 2.3.2 Memory Control Circuits 2-27 2.3.2.1 Memory Map Layout 2-27 2.3.2.2 Z-80A IPL Enable Circuit 2-29 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-31 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-34 2.3.2.10 Address Mult | | | | | 2.3.1 CPU Control Circuits 2-17 2.3.1.1 8088/Z-80A CPU Circuit 2-17 2.3.1.2 System Reset Circuit 2-18 2.3.1.3 CPU Select Circuit 2-19 2.3.1.4 System Clock and Timing Generator Circuits 2-20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2-23 2.3.1.6 8088 RDY Signal Generator Circuit 2-24 2.3.1.7 Data Bus Direction Control Circuit 2-25 2.3.1.8 CPU Bus Request Circuit 2-25 2.3.2 Memory Control Circuits 2-27 2.3.2.1 Memory Map Layout 2-27 2.3.2.2 Z-80A IPL Enable Circuit 2-29 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-31 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-32 2.3.2.10 | 2.2.9 | CMOS Battery Backup Circuit | 2-16 | | 2.3.1 CPU Control Circuits 2-17 2.3.1.1 8088/Z-80A CPU Circuit 2-17 2.3.1.2 System Reset Circuit 2-18 2.3.1.3 CPU Select Circuit 2-19 2.3.1.4 System Clock and Timing Generator Circuits 2-20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2-23 2.3.1.6 8088 RDY Signal Generator Circuit 2-24 2.3.1.7 Data Bus Direction Control Circuit 2-25 2.3.1.8 CPU Bus Request Circuit 2-25 2.3.2 Memory Control Circuits 2-27 2.3.2.1 Memory Map Layout 2-27 2.3.2.2 Z-80A IPL Enable Circuit 2-29 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-31 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-32 2.3.2.10 | 2.3 | APX-ISYM BOARD OPERATION | 2.17 | | 2.3.1.1 8088/Z-80A CPU Circuit 2-17 2.3.1.2 System Reset Circuit 2-18 2.3.1.3 CPU Select Circuit 2-19 2.3.1.4 System Clock and Timing Generator Circuits 2-20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2-23 2.3.1.6 8088 RDY Signal Generator Circuit 2-24 2.3.1.7 Data Bus Direction Control Circuit 2-25 2.3.1.8 CPU Bus Request Circuit 2-25 2.3.2.1 Memory Control Circuits 2-27 2.3.2.1 Memory Map Layout 2-27 2.3.2.2 Z-80A IPL Enable Circuit 2-29 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-32 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-34 | 2.3.1 | | | | 2.3.1.2 System Reset Circuit 2.18 2.3.1.3 CPU Select Circuit 2.19 2.3.1.4 System Clock and Timing Generator Circuits 2.20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2.23 2.3.1.6 8088 RDY Signal Generator Circuit 2.24 2.3.1.7 Data Bus Direction Control Circuit 2.25 2.3.1.8 CPU Bus Request Circuit 2.25 2.3.2 Memory Control Circuits 2.27 2.3.2.1 Memory Map Layout 2.27 2.3.2.2 Z-80A IPL Enable Circuit 2.29 2.3.2.3 8088 BIOS Enable Circuit 2.29 2.3.2.4 449 CMOS RAM Enable Circuit 2.29 2.3.2.5 Z-80A Memory Range Select Circuit 2.30 2.3.2.6 Z-80A RAS Inhibit Circuit 2.31 2.3.2.7 8088 RAS Inhibit Circuit 2.31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2.31 2.3.2.9 DRAM Refresh Timing Generator Circuit 2.34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2.34 2.3.3.1 Z-80A DRAM Bank Select Circuit 2.39 < | 2.3.1.1 | 8088/Z-80A CPU Circuit | | | 2.3.1.3 CPU Select Circuit 2-19 2.3.1.4 System Clock and Timing Generator Circuits 2-20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2-23 2.3.1.6 8088 RDY Signal Generator Circuit 2-24 2.3.1.7 Data Bus Direction Control Circuit 2-25 2.3.1.8 CPU Bus Request Circuit 2-25 2.3.2 Memory Control Circuits 2-27 2.3.2.1 Memory Map Layout 2-27 2.3.2.2 Z-80A IPL Enable Circuit 2-29 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-32 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.3 I/O Control Circuits 2-40 | 2.3.1.2 | | | | 2.3.1.4 System Clock and Timing Generator Circuits 2-20 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2-23 2.3.1.6 8088 RDY Signal Generator Circuit 2-24 2.3.1.7 Data Bus Direction Control Circuit 2-25 2.3.1.8 CPU Bus Request Circuit 2-26 2.3.2 Memory Control Circuits 2-27 2.3.2.1 Memory Map Layout 2-27 2.3.2.2 Z-80A IPL Enable Circuit 2-29 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-32 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2- | 2,3.1.3 | | | | 2.3.1.5 Z-80A WAIT Signal Generator Circuit 2-23 2.3.1.6 8088 RDY Signal Generator Circuit 2-24 2.3.1.7 Data Bus Direction Control Circuit 2-25 2.3.1.8 CPU Bus Request Circuit 2-26 2.3.2 Memory Control Circuits 2-27 2.3.2.1 Memory Map Layout 2-27 2.3.2.2 Z-80A IPL Enable Circuit 2-29 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-32 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.3.1 I/O Control Circuits 2-40 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2-41 | 2.3.1.4 | | | | 2.3.1.6 8088 RDY Signal Generator Circuit 2-24 2.3.1.7 Data Bus Direction Control Circuit 2-25 2.3.1.8 CPU Bus Request Circuit 2-26 2.3.2 Memory Control Circuits 2-27 2.3.2.1 Memory Map Layout 2-27 2.3.2.2 Z-80A IPL Enable Circuit 2-29 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-32 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-39 2.3.3.1 I/O Control Circuitss 2-41 2.3.3.2 I/O Read Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 | 2.3.1.5 | | | | 2.3.1.7 Data Bus Direction Control Circuit 2-25 2.3.1.8 CPU Bus Request Circuit 2-26 2.3.2 Memory Control Circuits 2-27 2.3.2.1 Memory Map Layout 2-27 2.3.2.2 Z-80A IPL Enable Circuit 2-29 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-31 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-39 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 | 2.3.1.6 | | | | 2.3.1.8 CPU Bus Request Circuit 2-26 2.3.2 Memory Control Circuits 2-27 2.3.2.1 Memory Map Layout 2-27 2.3.2.2 Z-80A IPL Enable Circuit 2-29 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-31 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-39 2.3.3 I/O Control Circuits 2-40 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 2.3.2.2 I/O Address Decoder | 2.3.1.7 | | | | 2.3.2 Memory Control Circuits 2-27 2.3.2.1 Memory Map Layout 2-27 2.3.2.2 Z-80A IPL Enable Circuit 2-29 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-32 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-39 2.3.3.1 I/O Control Circuits 2-40 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 2.3.3.2 I/O Address Deceder 2-41 | 2.3.1.8 | | - | | 2.3.2.1 Memory Map Layout 2-27 2.3.2.2 Z-80A IPL Enable Circuit 2-29 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-32 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-39 2.3.3 I/O Control Circuits 2-40 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 2.3.2.2 I/O Address Deceder | 2.3.2 | | | | 2.3.2.2 Z-80A IPL Enable Circuit 2-29 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-32 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-40 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 | 2.3.2.1 | | | | 2.3.2.3 8088 BIOS Enable Circuit 2-29 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-32 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-40 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 | 2.3.2.2 | | | | 2.3.2.4 449 CMOS RAM Enable Circuit 2-29 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-32 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-40 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 2.3.3.2 I/O Address Deceder | 2.3.2.3 | | | | 2.3.2.5 Z-80A Memory Range Select Circuit 2-30 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-32 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-40 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 2.3.3.2 I/O Address Decoder | 2.3.2.4 | | | | 2.3.2.6 Z-80A RAS Inhibit Circuit 2-31 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-32 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-40 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 | 2.3.2.5 | | | | 2.3.2.7 8088 RAS Inhibit Circuit 2-31 2.3.2.8 DRAM Refresh Timing Generator Circuit 2-32 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-40 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 | 2.3.2.6 | Z-80A RAS Inhibit Circuit | | | 2.3.2.8 DRAM Refresh Timing Generator Circuit 2.32 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2.34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2.37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-40 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 | 2.3.2.7 | | | | 2.3.2.9 DRAM RAS and Write Enable Generator Circuit 2-34 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-40 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 | 2.3.2.8 | | | | 2.3.2.10 Address Multiplexer and CAS Timing Generator Circuit 2-37 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-40 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 2.3.3.3 I/O Address Decoder | 2.3.2.9 | | | | 2.3.2.11 Z-80A DRAM Bank Select Circuit 2-39 2.3.2.12 DRAM Address Selector Circuit 2-40 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 2.3.3.3 I/O Address Decoder 2-41 | 2.3.2.10 | | | | 2.3.2.12 DRAM Address Selector Circuit 2-40 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 2.3.3.3 I/O Address Decoder 2-41 | | Z-80A DRAM Bank Select Circuit | | | 2.3.3 I/O Control Circuits 2-41 2.3.3.1 I/O Write Signal Generator 2-41 2.3.3.2 I/O Read Signal Generator 2-41 2.3.3.3 I/O Address Decoder 2-41 | 2,3,2,12 | | | | 2.3.3.1 I/O Write Signal Generator | 2.3.3 | | | | 2.3.3.2 I/O Read Signal Generator | | I/O Write Signal Generator , | | | 2333 I/O Addroop Docodor | | I/O Read Signal Generator | | | Z.J.J.J. I/O AUGRESS DECOURT | 2.3.3.3 | I/O Address Decoder | | | 2.3.3.4 System Configuration Latch | | | | | 2.3.4 | Programmable Devices | 2-44 | |------------|-----------------------------------------------------|-------| | 2.3.4.1 | 8253 Programmable Interval Timer | 2-44 | | 2.3.4.2 | 7201 Multi-Protocol Serial Controller | 2-44 | | 2.3.4.3 | 8259 Programmable Interrupt Controller | | | 2.3.4.4 | 8255 Programmable Peripheral Interface | 2-51 | | 2.3.4.5 | Floppy Disk Controller —765, GAFDDC, and SED9421COB | 2-54 | | 2.3.4.6 | 146818 Real Time Clock | 2-57 | | 2.3.4.7 | 8237 Programmable DMA Controller | 2-66 | | 2.0 | OLD Trogrammable Dark Contioner | 2-68 | | 2.4 | APX-IGGS BOARD OPERATION | | | 2.4.1 | APX-IGGS Overview | 2-72 | | 2.4.2 | APX-IGGS System Interface | 2-72 | | 2.4.3 | 7220 Graphic Display Controller | | | 2.4.4 | GAAPGD LSI Gate Array | 2-75 | | 2.4.5 | VRAM Memory Circuit | 2-78 | | 2.4.6 | Character Generator Circuit | 2-81 | | 2.4.7 | APX-IGGS Output Circuit | 2-82 | | <b>_</b> , | APX-IGGS Output Circuit | 2-83 | | 2.5 | APX-ICRT CIRCUIT BOARD | | | 2.5.1 | APX-ICRT Overview | 2-84 | | 2.5.2 | APX-ICRT System Interface | 2-84 | | 2.5.3 | 46505 Graphic Display Controller | 2-85 | | 2.5.4 | GAIBVA LSI Gate Array | 2-85 | | 2.5.5 | GAIBVD LSI Gate Array | 2-87 | | 2.5.6 | VRAM/Character Generator Circuit | 2-90 | | 2.5.6.1 | Character Mode | 2-92 | | 2.5.6.2 | Character Mode | 2-95 | | 2.5.6.3 | Graphic Mode | 2-96 | | 2.5.6.4 | Monochrome/Color Display Modes | 2-99 | | 2.5.0.4 | Underlining, Cursor Selection, Sync Polarity | 2-100 | | 2.6 | SD-543 FLOPPY DISK DRIVE OPERATION | | | 2.6.1 | FDD Main Circuit Board | 2-103 | | 2.6.2 | Read/Write Head | 2-103 | | 2.6.3 | Disk Drive Motor and Motor Control Board | 2-103 | | 2.6.4 | Stepper Motor | 2-104 | | 2.6.5 | FDD Sensors | 2-105 | | 2.6.5.1 | Index Sensor | 2-105 | | 2.6.5.2 | Index Sensor | 2-105 | | 2.6.5.3 | Track 00 Sensor | 2-105 | | 2.0.0.0 | Write Protect Sensor | 2-105 | | 2.7 | KEYBOARD OPERATION | 2-109 | | 2.8 | MONITOR OPERATION | | | 2.8.1 | MONITOR OPERATION | 2-111 | | 2.8.2 | Video Circuit | 2-112 | | 2.8.3 | Horizontal Deflection Circuit | 2-113 | | 2.8.4 | Vertical Deflection Circuit | 2-113 | | 2.8.5 | Monitor Power Circuit | 2-114 | | | Flyback Transformer | 2-114 | | 2.8.6 | Dynamic Focus Circuit | 2-114 | | 2.8.7 | Blanking Circuit | 2-114 | | | | | ## LIST OF FIGURES | Figure | Title | Page | |--------|-----------------------------------------------|------| | 2-1 | System Configuration Block Diagram | | | 2-2 | Power Supply Block Diagram | 2-10 | | 2-3 | Noise Filter | | | 2-4 | Voltage Multiplying Rectifier | 2-11 | | 2-5 | Oscillator / Pulse Driver Circuit | 2-12 | | 2-6 | Series Pass Regulator | | | 2.7 | Oscillator Power Circuit | 2-13 | | 2-8 | Pulse Driver Circuit | 2-13 | | 2-9 | Excess Voltage Protector | 2-14 | | 2-10 | Voltage Stabilizer | | | 2-11 | Excess Current Protection Circuit | 2-14 | | 2-12 | Error Amp and Excess Voltage Detector (IC4) | 2-15 | | 2-13 | Power Down Detector (IC3) | 2-15 | | 2-14 | CMOS Battery Backup Circuit | 2-16 | | 2-15 | QX-16 CPU Circuit Diagram | 2-17 | | 2-16 | System Reset Circuit | | | 2-17 | CPU Select Circuit | 2-19 | | 2-18 | CPU Select Timing Diagram | 2-19 | | 2-19 | CPU Clock Generator Circuit | 2-20 | | 2-20 | CPU Clock Generator Timing Diagram | 2-20 | | 2-21 | System Timing Generator Circuit | 2.21 | | 2-22 | System Timing Generator Timing Diagram | | | 2-23 | Z-80A WAIT Signal Generator Circuit | | | 2-24 | M1 Timing Cycle with WAIT State | 2-23 | | 2-25 | 8088 RDY Signal Generator Circuit | 2-24 | | 2-26 | 8088 Bus Cycle with WAIT State | 2-24 | | 2-27 | Data Bus Direction Control Circuit | 2-25 | | 2-28 | CPU Bus Request Circuit | 2-26 | | 2-29 | CPU Bus Request Timing Diagram | 2-27 | | 2-30 | Memory Map Layout | 2-28 | | 2-31 | Z-80A IPL Enable Circuit | 2-29 | | 2-32 | 8088 BIOS Enable Circuit | 2.29 | | 2-33 | 449 CMOS RAM Enable Circuit | 2-30 | | 2-34 | Z-80A Memory Range Select Circuit | 2-30 | | 2-35 | Z-80A RAS Inhibit Circuit | 2-31 | | 2-36 | 8088 RAS Inhibit Circuit | 2-31 | | 2-37 | DRAM Refresh Timing Diagram | 2-32 | | 2-38 | DRAM Refresh Timing Circuit | 2-33 | | 2-39 | DRAM RAS and Write Enable Generator Circuit | 2-34 | | 2-40 | RAS and Write Enable Timing Diagrams | 2-36 | | 2-41 | Address Multiplexer and CAS Generator Circuit | 2-37 | | 2-42 | Address Multiplexer and CAS Timing Diagram | 2-38 | | 2-43 | Z-80A DRAM Bank Select Circuit | 2-39 | | 2-44 | DRAM Address Selector Circuit | 2-40 | | 2-45 | Write Signal Generator | 2-41 | | | | - | | 2-46 | Read Signal Generator | 2.42 | |------|----------------------------------------------------|---------| | 2-40 | I/O Address Decoder and System Configuration Latch | | | 2-48 | 8253 Programmable Interval Timer Circuit | | | 2-49 | Sound Generator Circuit | | | 2-50 | CPU Bus to 7201 Circuit | | | 2-50 | Keyboard Interface Circuit | | | 2-52 | Keyboard Timing Diagram | | | 2.53 | RS-232C Interface Circuit | | | 2-53 | 8259 Programmable Interrupt Controller Circuit | | | 2-55 | Interrupt Acknowledge Circuit | | | 2-56 | Interrupt Response Sequence Timing Diagram (Z-80A) | | | 2.57 | | | | 2-58 | Parallel Timing Sequence | | | 2-59 | 8255 Programmable Peripheral Interface | | | 2-60 | Floppy Disk Controller Block Diagram | | | | 765 FDC System Bus Interface Circuit | | | 2-61 | 765 FDC DMA Timing Diagram | | | 2-62 | GAFDDC to 765 FDC Circuit | | | 2-63 | GAFDDC to SD-543 Interface Circuit | | | 2-64 | SED9421COB VFO Circuit | | | 2-65 | FDD Motor Control Circuit | | | 2-66 | FDC Status Port Circuit | | | 2-67 | 146818 Real Time Clock Circuit | | | 2-68 | 8237 DMA Controllers | | | 2-69 | DMA I/O Address Decoder Circuit | | | 2-70 | DMA Ready Control Circuit | | | 2-71 | DMA Transfer Sequence Timing Diagram | | | 2-72 | APX-IGGS Block Diagram | | | 2-73 | APX-IGGS System Interface Circuit | | | 2-74 | System I/O Read/Write Timing | | | 2-75 | System DMA Read/Write Timing | _ , , | | 2-76 | 7220 GDC Block Diagram | | | 2-77 | VRAM Timing Diagram | | | 2-78 | Display Mode Timing Diagram | | | 2-79 | GAAPGD LSI Block Diagram | 2-79 | | 2-80 | APX-IGGS VRAM Circuit | 2-81 | | 2-81 | APX-IGGS Character Generator Circuit | 2-82 | | 2-82 | APX-IGGS Video Output Circuit | 2-83 | | 2-83 | APX-ICRT Block Diagram | 2-84 | | 2-84 | GAIBVA LSI Block Diagram | 2-87 | | 2-85 | GAłBVD LSI Block Diagram | 2-90 | | 2-86 | APX-ICRT VRAM/Character Generator Circuit | 2-93 | | 2-87 | APX-ICRT VRAM Memory Configuration | 2-94 | | 2-88 | Character and Attribute Data Format | 2-95 | | 2-89 | Graphic Data Format | 2-97 | | 2-90 | APX-ICRT Timing Diagrams | | | 2-91 | Read/Write Head | 2-103 | | 2-92 | Motor Control Board | 2-103 | | 2-93 | Motor Speed Control Circuit | 2-104 | | 2.94 | Stepper Motor | 2-104 | | 2-95 | Index Timing Signal | | | | | E-11/17 | | 2-96 | Track Seek Timing | 2-106 | |-------|----------------------------------|-------| | 2-97 | Read Start Timing | 2-106 | | 2-98 | Read Data Timing | 2-107 | | 2-99 | Write Start Timing | | | 2-100 | Write Data Timing | | | 2-101 | Control Data Timing | | | 2-102 | Keyboard Block Diagram | | | 2-103 | Keyboard Data Format | | | 2-104 | Monochrome Monitor Block Diagram | | | 2-105 | Video/Intensity Circuit | | | 2-106 | Horizontal Deflection Circuit | | | 2-107 | Vertical Deflection Circuit | | | 2-108 | Monitor Power Supply | | | 2-109 | Vertical Sync Signal | | | 2-110 | Horizontal Sync Signal | | | 2-111 | Video Signal | | | | • | | | | | | ## LIST OF TABLES | iable | ritte | Page | |-------|----------------------------------------------|------| | 2-1 | Connector Summary | 2-2 | | 2-2 | CN1 Pin Assignment (Main unit to keyboard) | 2-2 | | 2-3 | CN2 Pin Assignment (RS-232C) | 2-3 | | 2-4 | CN3 Pin Assignment (Parallel printer) | 2-3 | | 2-5 | CN4 Pin Assignment (CRT) | 2-4 | | 2-6 | CN6/CN7 Pin Assignment (FDD interface) | 2-4 | | 2-7 | CN8 Pin Assignment (Power to APX-ISYM board) | 2-5 | | 2-8 | CN9 Pin Assignment (APX-ISYM to APX-IGGS) | 2-5 | | 2-9 | CN10 Pin Assignment (APX-ISYM to APX-IGGS) | 2-6 | | 2-10 | | 2-6 | | 2.11 | CN12 Pin Assignment (NiCd battery) | 2-6 | | 2-12 | CN13 Pin Assignment (Fan motor) | 2-7 | | 2-13 | CN14 Pin Assignment (Speaker) | 2-7 | | 2-14 | CN15 Pin Assignment (APX-ICRT board) | 2-7 | | 2-15 | CN16 Pin Assignment (APX-ICRT board) | 2-8 | | 2-16 | Option Card Pin Assignment | 2-9 | | 2-17 | 8284A Clock Generator Pin Description | 2-22 | | 2-18 | Z-80A Bank Selection | 2-39 | | 2-19 | Z-80A Bank Location In 8088 Address Space | 2-40 | | 2-20 | I/O Address Map | 2-43 | | 2-21 | System Configuration Latch Function | | | 2-22 | 8253 Programmable Timer Functions | | | 2-23 | 8253 Pin Description | | | 2-24 | 8253 Internal Register Selection | | | 2-25 | 7201 Basic Register Selection | | | 2-26 | RS-232C Configuration Jumpers | | | 2-27 | 7201 Pin Description | 2-50 | | | | | | 2-28 | 8259 Pin Description | 2-52 | |------|----------------------------------------|-------| | 2-29 | 8259 Interrupt Levels | 2-52 | | 2-30 | 8255 Port Functions | 2-54 | | 2-31 | 8255 Pin Description | 2-55 | | 2-32 | 765 Pin Description | 2-59 | | 2-33 | GAFDDC Pin Description | 2-61 | | 2-34 | SD9421COB Pin Description | 2-64 | | 2-35 | 146818 Real Time Clock Pin Description | 2-67 | | 2-36 | DMA Channel Assignments | | | 2-37 | 8237 DMA Controller Pin Description | | | 2-38 | 7220 Register Selection | | | 2-39 | 7220 Pin Description | 2-76 | | 2-40 | GAAPGD Pin Description | | | 2-41 | APX-IGGS VRAM Functions | | | 2-42 | APX-IGGS Video Input Signals | | | 2-43 | 46505 CRTC Pin Description | | | 2-44 | 46505 CRTC Register Selection | | | 2-45 | GAIBVA Pin Description | | | 2-46 | GAIBVD Pin Description | | | 2-47 | APX-ICRT Sample Character Modes | | | 2-48 | APX-ICRT Sample Graphic Modes | | | 2-49 | RGB/Display Color Combinations | | | 2-50 | Color Sets By Mode | | | 2-51 | LGRC Mode Color Sets | | | 2-52 | Key Scan Code | | | 2-53 | Video Intensity Signals | 2-112 | #### 2.1 SYSTEM OVERVIEW (Figure 2-1) The interconnection of the main CPU unit, floppy disk drives, keyboard, and monitor is diagrammed below and summarized in Table 2-1. Pin assignment for each connector is detailed in Tables 2-2 through 2-16. FIGURE 2-1. SYSTEM CONFIGURATION BLOCK DIAGRAM TABLE 2-1. CONNECTOR SUMMARY | CONNECTOR | TYPE | DESCRIPTION | REFERENCE | |-------------------------|-----------------------------|-----------------------------|------------| | CN1 | DIN, 8-pin. TC4480 | Keyboard port | Table 2-1 | | CN2 | Cannon, 25-pin, GMM-25HUFDA | RS-232C port | Table 2-2 | | CN3 | Honda, 36-pin, ADS-36BLFD | Parallel printer port | Table 2-3 | | CN4 | DIN, 8-pin, TC4480 | CRT unit | Table 2-4 | | CN5 | | NC (unused) | | | CN6 | 3M. 34-pin, 3463-0001 | FDD-A (left drive) | Table 2-5 | | CN7 | 3M, 34-pin, 3464-0001 | FDD-B (right drive) | Table 2-5 | | CN8 | 13-pin, 5271-6A | Power supply to APX-ISYM | Table 2-6 | | CN9 | Honda, 22-pin, HKP-22FD2-2 | APX-ISYM to APX-IGGS board | Table 2-7 | | CN10 | Honda, 22-pin, HKP-22FD2-2 | APX-ISYM to APX-IGGS board | Table 2-8 | | CN11 | 6-pin. 3022-7A | Power test terminals | Table 2-9 | | CN12 | 3-pin, ADS-36BLFDR1 | NiCd battery | Table 2-10 | | CN13 | 2-pm, 5045-3A | Fan motor power | Table 2-11 | | CN14 | 2-pin | Speaker and power indicator | Table 2-12 | | CN15 | 22-pin | APX-ISYM to APX-ICRT board | Table 2-13 | | CN16 | 22-pin | APX-ISYM to APX-ICRT board | Table 2-14 | | Option slots<br>#1 - #3 | 60 pin DDK225D-10030C2-23 | Option card connectors | Table 2-15 | TABLE 2-2. CN1 PIN ASSIGNMENT (Main unit to keyboard) | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |---------|--------|-----------|------------------| | 1 | RXD | OUT | Received data | | 2 | CLK | OUT | Clock | | 3 | +12 | OUT | + 12V | | 4 | TXD | IN | Transmitted data | | 5 | GL | _ | Ground | TABLE 2-3, CN2 PIN ASSIGNMENT (RS-232C) | PIN. NO. | SIGNAL | DIRECTION | DESCRIPTION | |-----------|--------|-----------|--------------------------| | 1 | FG | _ | Frame ground | | 2 | TXD | OUT | Transmitted data | | 3 | RXD | IN | Received data | | 4 | RT\$ | OUT | Request to send | | 5 | CTS | ₹N | Clear to send | | 6 | DSR | IN | Data set ready | | 7 | GL | _ | Signal ground | | 8 | DCD | IN | Carrier detect | | 9-10 | _ | _ | NC (unused) | | 11 | REV | OUT | Reverse channel | | 12-14 | _ | _ | NC (unused) | | 15 | DB | IN | Transmitter clock input | | 16, 21-23 | _ | _ | NC (unused) | | 17 | RXC | IN | Receiver clock | | 20 | DTR | OUT | Data terminal ready | | 24 | TXC | OUT | Transmitter clock output | TABLE 2-4. CN3 PIN ASSIGNMENT (Parallel printer) | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | | |---------|-----------------|-----------|----------------|--| | 1 | STE | OUT | Strobe | | | 2 | DBO | OUT | Data line 0 | | | 3 | DB <sup>-</sup> | OUT | Data line 1 | | | 4 | DB2 | OUT | Data line 2 | | | 5 | DB3 | OUT | Data line 3 | | | 6 | DB4 | OUT | Data line 4 | | | 7 | DB5 | OUT | Data line 5 | | | 8 | DB6 | OUT | Data line 6 | | | 9 | DB7 | OUT | Data line 7 | | | 10 | <b>ACK</b> | IN | Acknowledge | | | 11 | RDY | IN | Ready | | | 12 | NPA | IN | No paper | | | 13 | <u>\$LO</u> | IN | Select out | | | 14 | ALF | OUT | Auto line feed | | | 15 | _ | _ | NC (unused) | | | 16 | GL | _ | Signal ground | | | 17 | FG | _ | Frame ground | | | 18 | _ | _ | NC (unused) | | | 19-30 | GL | _ | Signal ground | | | 31 | RST | OUT | Reset | | | 32 | ERR | łN. | Error | | | 33 | GL | _ | Signal ground | | | 34 | _ | •• | NC (unused) | | | 35 | PWF | IN | Power failure | | | 36 | _ | _ | NC (unused) | | TABLE 2-5. CN4 PIN ASSIGNMENT (CRT) | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |---------|-----------|-----------|----------------------| | 1 | 1 | _ | Intensity signal | | 2 | GP | _ | Ground | | 3 | _ | _ | NC (unused) | | 4 | H,SYNC | OUT | Horizontal sync | | 5 | V.SYNC | OUT | Vertical sync | | 6 | VIDEO (R) | OUT | Video signal (red) | | 7 | VIDEO (G) | QUT | Video signal (green) | | 8 | VIDEO (B) | OUT | Video signat (blue) | | E | FD | _ | Frame ground | TABLE 2-6. CN6/CN7 PIN ASSIGNMENT (FDD interface) | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |---------|------------|-----------|-------------------------------| | 1 | Ø3 | OUT | Stepper motor phase signal | | 2 | Ø1 | OUT | Stepper motor phase signal | | 3 | Ø <b>4</b> | OUT | Stepper motor phase signal | | 4 | Ø2 | OUT | Stepper motor phase signal | | 5 | WPRT | IN | Write protect | | 6 | MON | OUT | Motor on signal | | 7 | TR0 | 1N | Track 00 indicator | | 8 | LED5V | OUT | +5V for LED | | 9 | WD2 | OUT | Write data | | 10 | ERS | OUT | Erase timing signal | | 11 | WG | OUT | Write gale | | 12 | WD1 | OUT | Write data (complement of WD2 | | 13 | + 12V | _ | + 12V | | 14 | SWFL | OUT | Read amplifier control signal | | 15 | GND | _ | Ground | | 16 | GND | _ | Ground | | 17 | RD | IN | Read data | | 18 | + 5V | OUT | + 5V | | 19 | ĪNDX | IN | Index | | 20 | SSL1 | OUT | Side select | | 21-24 | _ | _ | NC (unused) | | 25 | HD5V | OUT | +5V for R/W circuitry | | 26 | STP | OUT | Stepper motor hold signal | NOTE: Signal direction is viewed from the APX-ISYM board. The above pinout is used for each connector. TABLE 2-7. CN8 PIN ASSIGNMENT (Power to APX-ISYM board) | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |---------|--------|-----------|-------------------------| | 1 | PWD | _ | Power failure detection | | 2 | GND | _ | Ground of +5V | | 3 | GND | _ | Ground of ~12V | | 4 | GND | | Ground of +12L | | 5 | G₽ | _ | Ground of +12V | | 6 | GP | _ | Ground of + 12V | | 7 | +57 | _ | +5V for logic | | 8 | +5V | _ | +5V for togic | | 9 | +5V | | +5V for logic | | 10 | - 12V | _ | - 12V | | 11 | + 12L | _ | ◆ 12V for logic | | 12 | +12F | | + 12V for FDD | | 13 | + 12C | _ | + 12V for CRT | TABLE 2-8. CN9 PIN ASSIGNMENT (APX-ISYM to APX-IGGS board) | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |---------|------------|-----------|-------------| | 1 | - 12V | _ | - 12V | | 2 | -12V | _ | - 12V | | 3-4 | _ | _ | NC (unused) | | 5 | + 12L | _ | + 12V | | 6 | + 12L | | + 12V | | 7 | +5∀ | _ | + 5V | | 8 | + 12L | _ | + 12V | | 9 | +5 | _ | + 5V | | 10 | +5∀ | _ | + 5V | | 11 | D0 | IN/QUT | Data line 0 | | 12 | <b>D</b> 1 | IN/OUT | Data line 1 | | 13 | <b>D</b> 2 | IN/OUT | Data line 2 | | 14 | <b>D</b> 3 | IN/OUT | Data line 3 | | 15 | D4 | IN/OUT | Data line 4 | | 16 | D5 | IN/OUT | Data line 5 | | 17 | D6 | IN/OUT | Data line 6 | | 18 | D7 | IN/OUT | Data line 7 | | 19 | GL | | GND | | 20 | GL | _ | GND | | 21 | GL | _ | GND | | 22 | GL | _ | GND | TABLE 2-9. CN10 PIN ASSIGNMENT (APX-ISYM to APX-IGGS) | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |---------|-------------|----------------|---------------------------| | 1 | GL | <del>_</del> - | Ground | | 2 | VIDEO (R) | IN | Video signal (red) | | 3 | DACK2 | OUT | DMA acknowledge | | 4 | VIDEO (G) | IN | Video signal (green) | | 5 | 1 | IN | Video signal (intensity) | | 6 | VIDEO (B) | IN | Video signal (blue) | | 7 | V.SYNC | IN | Vertical sync | | 8 | DCLK | | NC (unused) | | 9 | IQRĎ | OUT | Read data control signal | | 10 | A0 | OUT | Address line 0 | | 11 | _ | _ | NC (unused) | | 12 | <u>IOWR</u> | OUT | Write data control signal | | 13 | CSCCR | OUT | APX-iGGS i/O select | | 14 | DREQ2 | IN | DMA transfer request | | 15 | RESET | QUT | Reset | | 16 | _ | | NC (unused) | | 17 | _ | _ | NC (unused) | | 18 | H.SYNC | IN | Horizontal sync | | 19 | | _ | NC (unused) | | 20 | _ | _ | NC (unused) | | 21 | A1 | OUT | Address line 1 | | 22 | CSCRT | OUT | APX-IGGS I/O select | TABLE 2-10. CN11 PIN ASSIGNMENT (Power test terminals) | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |---------|--------|-----------|-----------------| | 1 | GP | _ | Ground for +12V | | 2 | + 12C | _ | +12V for CRT | | 3 | + 12L | _ | + 12V for logic | | 4 | + 12F | _ | + 12V for FDD | | 5 | - 12V | _ | - 12V | | 6 | GND | _ | GND | | 7 | +5 | _ | +5V for logic | TABLE 2-11. CN12 PIN ASSIGNMENT (NiCd battery) | SIGNAL | DIRECTION | DESCRIPTION | |--------|-----------|-----------------------------------| | - | - | Ground | | _ | _ | Voltage for charging NiCd battery | | _ | _ | +3.6V | | | SIGNAL | SIGNAL DIRECTION | TABLE 2-12. CN13 PIN ASSIGNMENT (Fan motor) | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |---------|--------|-------------|-------------| | 1 | G | <del></del> | Ground | | 2 | +12 | _ | + 12V | | 3 | + 12R | _ | + 12V | | | | | | TABLE 2-13. CN14 PIN ASSIGNMENT (Speaker) | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |---------|--------|-----------|----------------------------| | 1 | LED | OUT | Power indicator | | 2 | GL | _ | Ground for power indicator | | 3 | SPG | _ | Ground for speaker | | 4 | SP | OUT | Speaker signal | TABLE 2-14. CN15 PIN ASSIGNMENT (APX-ICRT board) | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |---------|--------|-----------|---------------------------------| | 1 | DA2 | IN/OUT | Multiplexed data address line 2 | | 2 | VRAM | IN | Video RAM range signal | | 3 | _ | _ | NC (unused) | | 4 | | | NC (unused) | | 5 | +5 | _ | + 5V | | 6 | ÷ 5 | _ | +5V | | 7 | A10 | OUT | Address line 10 | | 8 | RES | OUT | Reset | | 9 | A13 | OUT | Address line 13 | | 10 | I/M | OUT | I/O memory select line | | 11 | HLDA | OUT | Hold acknowledge line | | 12 | A9 | OUT | Address line 9 | | 13 | DA1 | IN/OUT | Multiplexed data/address line 1 | | 14 | 8A | OUT | Address line 8 | | 15 | A14 | OUT | Address line 14 | | 16 | A11 | OUT | Address line 11 | | 17 | ALE | OUT | Address latch enable | | 18 | DA6 | IN/OUT | Multiplexed data/address isne 6 | | 19 | A12 | OUT | Address line 12 | | 20 | DMA | OUT | DMA address enable | | 21 | GND | - | Ground | | 22 | GND | _ | Ground | TABLE 2-15. CN16 PIN ASSIGNMENT (APX-ICRT board) | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |---------|--------|-----------|-----------------------------------| | 1 | CLK | OUT | 5.3MHz clock signal | | 2 | _ | _ | NC (unused) | | 3 | DT/R | OUT | Transmit/receive bus control line | | 4 | WAIT | IN | ICRT wait request line | | 5 | DA3 | IN/QUT | Multiplexed data/address line 3 | | 6 | DA7 | IN/OUT | Multiplexed data/address line 7 | | 7 | DA4 | 1N/OUT | Multiplexed data/address line 4 | | 8 | DA5 | IN/OUT | Multiplexed data/address line 5 | | 9 | A16 | OUT | Address line 16 | | 10 | ₩Ā | OUT | 8088 write control line | | 11 | SSO | OUT | 8088 bus status line | | 12 | A15 | OUT | Address line 15 | | 13 | DEN | QUT | 8088 data enable line | | 14 | RD | OUT | 8088 read control line | | 15 | A17 | OUT | Address line 17 | | 16 | _ | _ | NC (unused) | | 17 | A19 | OUT | Address line 19 | | 18 | _ | _ | NC (unused) | | 19 | _ | _ | NC (unused) | | 20 | | | NC (unused) | | 21 | A18 | OUT | Address line 18 | | 22 | DAO | _ | Multiplexed data/address line 0 | TABLE 2-16, OPTION CARD PIN ASSIGNMENT | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |---------|-------------|-----------|----------------------------| | 1-2 | GND | _ | Ground | | 3-10 | DTB0-7 | IN/OUT | Data bus | | 11-12 | - 12V | _ | - 12V | | 13-20 | ADR0-7 | OUT | Address bus lines 07 | | 21-28 | _ | _ | NC (unused) | | 29-30 | GND | _ | Ground | | 31 | CLK | OUT | System clock | | 32 | GND | _ | Ground | | 33 | B\$AK | OUT | Bus acknowledge | | 34 | _ | _ | NC (unused) | | 35 | ĪRD | OUT | #/O read control line | | 36 | <u>iw</u> s | OUT | I/O write control line | | 37-38 | - | _ | NC (unused) | | 39 | RSIN | IN | Reset input | | 40 | INT(H)1 | IN | High-priority interrupt #1 | | 41 | INT(H)2 | IN | High-priority interrupt #2 | | 42 | INT(_) | IN | Low-priority interrupt | | 43 | +5√ | _ | + 5V | | 44 | RSET | OUT | Reset output | | 45-46 | +5√ | _ | +5V | | 47 | DRQ(F) | IN | DMA request (master) | | 48 | DRO(S) | IN | DMA request (slave) | | 49-51 | _ | | NC (unused) | | 52 | īws | OUT | I/O write control line | | 53 | DAK(F) | OUT | DMA acknowledge (master) | | 54 | DAK(S) | QUT | DMA acknowledge (slave) | | 55 | EOP/F) | OUT | End of process (master) | | 56 | EOP(S) | OUT | End of process (slave) | | 57-58 | + 12V | _ | + 12V | | 59-60 | Ģl | | Ground | #### 2.2 POWER SUPPLY OPERATION (Figure 2-2) The Q10PS power supply board converts AC input to the voltages used by the CPU unit, FDDs, and keyboard. The power supply board is available in two versions: in the 110VAC model jumper J1 is installed; in the 220VAC model J1 is removed. (Refer to the Q10PS schematic in Chapter 6.) The primary control circuits are simplified using hybrid ICs, and amplify oscillation pulses of approximately 30 KHz to drive the transformer primary. The secondary voltages are rectified, smoothed, and regulated to produce system voltages of $\pm 5$ and $\pm 12$ VDC. The $\pm 5$ V is monitored by IC2 and stablized by varying the duty of the oscillation frequency. Protective circuitry in the power supply includes excess voltage and current prevention circuits, which protect the components on the load side from overvoltage/current, and the power down circuit, which monitors AC and initiates a protective interrupt to the main CPUs in instances of sudden voltage drop. FIGURE 2-2. POWER SUPPLY BLOCK DIAGRAM. #### 2.2.1 Noise Filter (Figure 2-3) The noise filter prevents system malfunction due to input surge, and inhibits electronic noise to the AC line. FIGURE 2-3. NOISE FILTER AND INRUSH PREVENTION CIRCUIT #### **2.2.2 Inrush Prevention Circuit** (Figure 2-3) The inrush prevention circuit protects diode bridge DB1 and subsequent components from being damaged by excessive current flow in C1 and C2 at power-up. R2 limits the current to DB1 when power is applied; when the switching oscillator operates normally, voltage from T1 activates triode TY1, permitting increased current flow to DB1. #### 2.2.3 Voltage Multiplying Rectifier (Figure 2-4) The voltage multiplying rectifier (DB1, C1, C2, and J1) doubles and rectifies the 110VAC input when J1 is connected; when J1 is disconnected, the circuit is bypassed and the 220VAC is rectified directly. When DB1-1 conducts, C1 is charged with the maximum AC voltage, Vin. In the next half-cycle DB1-2 conducts, the C1 charging voltage and supply voltage are applied in the same direction, and voltage doubling occurs on the output side of the circuit. FIGURE 2-4. VOLTAGE MULTIPLYING RECTIFIER ## 2.2.4 Oscillator/Pulse Driver (Figures 2-5 through 2-8) The oscillator and pulse driver circuit includes IC2 (STK752), which generates the high frequency switching signal, and IC1 (STK711), the pulse driver used to drive T1. The following is a description of the internal circuits of these two devices. FIGURE 2-5. OSCILLATOR / PULSE DRIVER CIRCUIT At power-up approximately 8V from the series pass regulator (Figure 2-6) is applied to pin 8 of IC2, initiating 30KHz oscillation. Pulses from IC2 are applied to IC1 to drive the primary of transformer T1. FIGURE 2-6. SERIES PASS REGULATOR The voltage generated at T1 by switching of Q1 (IC1) is stabilized by L1 and an internal diode of IC1, and approximately 9V is returned to pin 8 of IC2 to maintain oscillation. If oscillation stops for any reason, excessive current is drawn through the series pass regulator, and fuse resistor R3 opens after approximately 2 minutes to halt power supply operation. FIGURE 2-7. OSCILLATOR POWER CIRCUIT The drive pulse from the oscillator is amplified by transistors within IC1 (Q2 and Q3, which switch Q4) driving T1. The approximately -9V power supply is derived from the voltage of T1 through L2, D3 (in IC1), and C16, and +9V is supplied from the oscillator power circuit. A counterelectromotive force protection circuit is formed by R4, C25, C24, and D1, connected to pins 10 and 12 of T1. FIGURE 2-8. PULSE DRIVER CIRCUIT ### 2.2.5 Protection Circuitry (Figures 2-9 through 2-11) When the output voltage on the +5V line rises above 8V, IC4 activates the opto isolator, PC1, which triggers the internal protection circuit of IC2 (Q2 and Q3), disabling oscillator output until the system power is turned off, then on again. FIGURE 2-9. EXCESS VOLTAGE PROTECTOR The voltage on the $\pm$ 5V line is monitored by the error amplifier in IC4. When the voltage exceeds the reference value, PC2 operates to alter the duty cycle of the internal oscillator of IC2. By varying the duty cycle of the oscillator output of pin 4 of IC2, a constant voltage is maintained on the $\pm$ 5V output. FIGURE 2-10. VOLTAGE STABILIZER The voltage at each end of R1 in the pulse drive circuit is monitored by IC2. Excess current causes Q1 in IC2 to disable the IC2 internal oscillator; when all components in the power supply secondary are drawing maximum current, excessive current at the primary of T1 is detected by IC2, and oscillation stops. This circuit does not operate when only the $\pm$ 5V line is overloaded. FIGURE 2-11. EXCESS CURRENT PROTECTION CIRCUIT ### 2.2.6 Error Amplifier and Excess Voltage Detector (Figure 2-12) IC4 is used to monitor the $\pm$ 5V line, operating in conjunction with PC2 as an error amplifier, and with PC1 as an excess voltage detector. In the error amplifier circuit, voltage lower than the reference value activates PC2 to set pin 1 of IC2 to low, and IC2 modifies the oscillation duty cycle to stabilize the voltage. VR1 is used to adjust the reference voltage under full load. In the excess voltage detector circuit, the $\pm$ 5V line is monitored by Z1 in IC4 (Vz = 7.5V); when over 8V is detected PC1 is activated and oscillation stops until the system power is turned off, then on. FIGURE 2-12. ERROR AMP AND EXCESS VOLTAGE DETECTOR (IC4) #### 2.2.7 Power Down Detector (PWD) (Figure 2-13) In the power down detection circuit, rectified and filtered signals from pin 5 of T1 are input to IC3, which monitors the voltage on the AC line. If power drops below 80VAC in the 110V models or 160VAC in the 220V models, the PWD signal is output to the APX-ISYM board, causing an interrupt of the highest priority before the power instability is detected by the remainder of the system. FIGURE 2-13. POWER DOWN DETECTOR (IC3) ### 2.2.8 Voltage Output Circuit The +5V output from T1 is rectified by DB2 and filtered by C3, C4, C5, and L3. The +12C, +12F, +12V, and -12V outputs from T1 are rectified by diodes DB3, D2, and D3, and the respective circuits are regulated by one of four three-pin regulators, SR3, SR4, SR1, and SR2, which provide internal protection against over-voltage/overcurrent on their outputs. #### 2.2.9 CMOS Battery Backup Circuit (Figure 2-14) The CMOS iCs on the APX-ISYM board require a minimum 3.0VDC to retain memory; when power is turned off, this voltage is supplied by the battery backup circuit During normal operation. +5V is supplied to CMOS via the 78M05 series regulator (D4 raises the regulator potential by approximately 0.6V to compensate for the drop at D5), and the battery is charged through D3 and R99. When power is turned off, approximately 3.5V is supplied to the IC from the battery, with D5 eliminating reverse current. C8 filters glitches from the CMOS supply during power on or off conditions. FIGURE 2-14. CMOS BATTERY BACKUP CIRCUIT ## 2.3 APX-ISYM BOARD OPERATION A logic block diagram of the APX-ISYM board is provided in Figure 6-69, at the end of this manual. The board is functionally divided into CPU control, memory control, and input/output (I/O) control circuits, and the additional circuitry required to incorporate the programmable devices. In some circuits, the Z-80A and 8088 interact differently with the related components, as noted throughout the text. #### 2.3.1 CPU Control Circuits This section describes the dual-processor configuration of the QX-16 and discusses the CPU control circuits in their descending order of importance to system operation. ## 2.3.1.1 8088/Z-80A CPU Circuit (Figure 2-15) An 8088-2 and a Z-80A compatible chip, the 780C-1, are used in the QX-16. These processors share the address and data bus circuits, but are driven at different rates (5.3 MHz for 8088 and 3.99 MHz for Z-80A) and only one CPU can be active at a time. The Z-80A is selected at each system reset: the IPL is enabled, and the Z-80A executes code from within the IPL. After initializing the programmable devices, a short diagnostic test is performed on the first four (0-3) memory banks and the Z-80A CPU. If no errors are detected, the Z-80A attempts loading the 8-bit operating system from the left floppy disk. If this step fails, the Z-80A attempts loading a 16-bit operating system, and repeats the loading process until a valid operating system is found on the left drive. If a 16-bit system is loaded, the Z-80A switches control to the 8088, which begins execution from the BIOS ROM at location OFFFFOH. FIGURE 2-15. QX-16 CPU CIRCUIT DIAGRAM NOTE: If an error message is displayed, press RESET to retry, or refer to the troubleshooting procedures in Chapter 3. ### 2.3.1.2 System Reset Circuit (Figure 2-16) A 500 millisecond system reset is generated under the following conditions : - Manual reset is accomplished by closing switch SW1, located under the right hand floppy disk drive, which turns on CY1 and pulls the input on pin 11 of IC 25H low. - Power-on reset occurs when power is applied. - 3. Power-down reset occurs when the Q10PS board detects low voltage on the AC line and supplies a postive pulse to pins 8 and 9 of IC 24F, R77 and C199 act as a filter to prevent reset from occuring for inputs of less that 10 milliseconds duration. The output of the power-down reset circuit causes the same action as closing SW1 during manual reset. - 4. Option slot reset occurs when an option card pulls low the RSIN signal on pin 39 of the option connector. The option card hardware determines the exact period of the reset pulse, but it must be a minimum of 500 milliseconds to guarantee proper initialization of all devices. The output of the reset circuit is supplied to the Z-80A memory bank latch, the CPU selector circuit, and most of the programmable devices. The 146818 real time clock, however, is reset and disabled by the power-down circuit, preventing any spurious read or write operations to the RTC during power-down conditions. FIGURE 2-16. SYSTEM RESET CIRCUIT # 2.3.1.3 CPU Select Circuit (Figures 2-17 and 2-18) The CPU select circuit determines which CPU has active control of the system bus. The LS259 system configuration latch (15F) selects the active CPU by its Q1 output (pin 5); the output is controlled by bit 0 when either CPU writes to port 24H. When one CPU writes to port 24H, the value of data bit 0 determines which CPU is active. When this bit is low, as in power-on default, the Z-80A is selected; if high, the 8088 is enabled. The output from the latch (15F) is input to IC 7J, which updates the CPU select signal two clock cycles later. The output of IC 7J pin 13 controls the activity of the CPU reset inputs, and a processor switch command is used to start the selected CPU at the reset vector (0000H for the Z-80A and 0FFFF0H for the 8088). Note that switching the CPU does not cause the IPL to be selected nor is the Z-80A memory bank switch reset for bank 0. ## 2.3.1.4 System Clock and Timing Generator Circuits (Figures 2-19 through 2-22) The clock and timing generator circuits include the 8088/Z-80A CPU clock generator circuit, composed of ICs 16E and 17E, which initiates system operation, and the system timing generator, composed of ICs 26D and 20E, which provides timing signals to the I/O and memory devices. #### 8088/Z-80A CPU Clock Generator Circuit The 8284A clock generator (IC 17E) contains an oscillator and additional circuitry to generate the main control signals for the CPUs (Table 2-17). A 15.97 MHz crystal, CR3, is connected across pins 16 and 17 of 17E. For 8088 clocking, a 5.3 MHz square wave with a 33% duty cycle from the CLK output (pin 8) is used. The 8284A also receives the reset (RES) and ready (RDY1 and RDY2) control signals, which it synchronizes with the 8088 CPU clock. RES is used to reset the processor during system reset and to control the 8088 from the CPU select circuit. RDY1 is used to provide wait state timing for system memory, and RDY2 to implement wait state timing during an I/O access to the APX-ICRT board. To begin Z-80A clocking, the square wave from CR3, present on the OSC output (pin 12) of 17E, is supplied to the LS93 divider circuit (16E), which outputs a 3.99 MHz clock to the Z-80A from pin 9, and a 1.99 MHz clock to the 8253 timer/counters from pin 8. FIGURE 2-19. CPU CLOCK GENERATOR CIRCUIT FIGURE 2-20. CPU CLOCK GENERATOR TIMING DIAGRAM ## **System Timing Generator Circuit** The LS175 4-bit shift register (20E) in the system timing generator circuit produces timing signals used by the I/O and memory devices. All outputs of IC 20E are low when the reset input, pin 1 of 20E, is low. During a write operation, or a DMA memory read or write initiated by the 8237, IC 26D outputs a high and the data and reset inputs of 20E are driven high. On each positive transition of the clock input, pin 9 of 20E, the level on the data input is transferred by one bit. FIGURE 2-21. SYSTEM TIMING GENERATOR CIRCUIT FIGURE 2-22. SYSTEM TIMING GENERATOR TIMING DIAGRAM TABLE 2-17. 8284A CLOCK GENERATOR PIN DESCRIPTION | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |---------------|--------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>7 | AEN2<br>AEN2 | IN | Address enable. AEN is an active low signal which serves to qualify its respective bus ready signal (RDY1 or RDY2). | | <b>4</b><br>6 | RDY1<br>RDY2 | IN | Bus ready (transfer complete), RDY is an active high which is an indication from a device located on the system data bus that data has been received, or is available. | | 5 | READY | OUT | Ready is an active high signal which is the synchronized RDY signal input to the 8088 CPU. | | 17<br>16 | X1, X2 | IN | Crystal in. X1 and X2 are the pins to which a crystal of 3 times the processor clock frequency is attached. | | 13 | F/C | IN | Frequency/crystal select. When strapped low, F/C permits the processor clock to be generated by the crystal. | | 1.4 | EFI | IN. | External frequency in When F/C is strapped high. CLK is generated from the input frequency appearing on this pin. | | 8 | CLK | OUT | Processor clock. CLK is the clock output used by the processor. CLK has an output frequency which is 1/3 of the crystal or EFL input frequency and a 1/3 duty cycle. | | 2 | PCLK | ουτ | Peripheral clock, PCLK is a TTL level penpheral clock signal whose output frequency is 1/2 that of CLK and has a 50% duty cycle. | | 15 | ASYNC | IN | Synchronization select input. Synchronizes READY input when field high. | | 12 | osc | ΟυΤ | Oscillator output: OSC is the TEL level output of the internal oscillator circuitry. Its frequency is equal to that of the crystal | | 11 | RES | IN | Reset in RES is an active low signal which is used to generate RESET. | | 10 | RESET | OUT | Reset is an active high signal which is used to reset the 8088. | | 1 | CSYNC | IN | Clock Synchronization. When using the internal oscillator, CSYNC should be hard-wired to ground. | | 9 | GND | | Ground | | 18 | Voc | | · 5V supply | ## 2.3.1.5 Z-80A WAIT Signal Generator Circuit (Figures 2-23 and 2-24) To allow an adequate timing margin for all memory devices, the WAIT signal generator circuit provides one additional clock cycle for every instruction fetch cycle of the Z-80A. The Z-80A machine cycle lasts 3 or 4 clock cycles (T states), depending on the instruction being executed. The first part of the instruction fetch is the same for all instructions: the CPU outputs the address specified by the program counter onto the address bus during the T1 cycle and reads the memory data at the end of the T2 cycle. The WAIT signal generator uses the CPU M1 line and the Z-80A clock to generate an active low signal on the WAIT input (pin 24) of the CPU, which adds one T state (Tw) at the end of the T2 cycle and provides adequate timing margin to ensure accurate reading of data from memory. FIGURE 2-23. Z-80A WAIT SIGNAL GENERATOR CIRCUIT FIGURE 2-24. M1 TIMING CYCLE WITH WAIT STATE ## 2.3.1.6 8088 RDY Signal Generator Circuit (Figures 2-25 and 2-26) The 8088 outputs the address specified by the bus interface unit (BIU) onto the address bus during the T1 cycle and reads the memory data into the instruction queue during the T3 cycle. It is necessary to add one clock cycle to every bus cycle of the 8088 CPU to allow adequate timing margin for all memory and I/O devices. The RDY signal generator circuit uses the CPU RD, WR, and INTA lines and the 8088 clock to generate an active low on the RDY1 input (pin 4) of the 8284A clock generator. The 8284A synchronizes the RDY1 input with the 8088 clock and supplies this signal to the RDY input (pin 22) of the 8088 CPU, which adds one T state (Tw) at the end of the T3 cycle, providing an adequate timing margin to ensure accurate reading of data from memory. FIGURE 2-25. 8088 RDY SIGNAL GENERATOR CIRCUIT FIGURE 2-26. 8088 BUS CYCLE WITH WAIT STATE #### 2.3.1.7 Data Bus Direction Control Circuit (Figure 2-27) The data bus consists of 8 lines which are used to read and write information into the memory and I/O devices. The LS245 bidirectional bus driver (14E) is used as the direction control gate to switch the data bus, depending on the CPU or DMA operation taking place. Two inputs on IC 14E ( $\overline{G}$ and DIR) control the direction of transfer between the I/O and CPU side of the bus. The $\overline{G}$ input is an active low gating signal which enables communication between the I/O and CPU busses, and disables communication when it is high. The $\overline{G}$ input goes low when a valid I/O write ( $\overline{IOWR}$ ), I/O read ( $\overline{IORD}$ ), or interrupt acknowledge ( $\overline{IORD}$ ) signal is generated by the respective circuit. The DIR input is the direction control line. When a valid $\overline{\text{IORD}}$ or $\overline{\text{INTA}}$ signal is generated, the DIR input is brought high by the output of IC 17F pin 8 allowing the I/O side to drive the CPU side of the bus. When an $\overline{\text{IOWR}}$ occurs, the DIR signal goes low, allowing the CPU to drive the I/O side of the bus. FIGURE 2:27. DATA BUS DIRECTION CONTROL CIRCUIT # 2.3.1.8 CPU Bus Request Circuit (Figures 2-28 and 2-29) The bus request circuit performs two functions: 1) it provides the bus request and acknowledge functions for both CPUs, and 2) it acts as the refresh timing generator. (Refer to Section 2.3.2.8 for description of refresh timing operation.) The CPU bus request circuit causes the active CPU to relinquish the data bus so that DMA and DRAM refresh operations can be performed. The device needing access to the system bus initiates the bus request. To acknowledge this request, the CPU switches its output controls and busses to high-impedance and outputs a bus acknowledge signal while waiting for the bus request to finish. When the active CPU is executing object code, the system bus acknowledge signal at IC 23J is low and pins 5 and 2 of 21D are high, making the DMA or refesh request valid. When either of these inputs (pins 3 and 4 of IC 21D) goes high, the output on pin 6 goes low to start the bus request cycle. This signal is delayed by two clock cycles through IC 21F to allow for synchronization. When the active CPU acknowledges the bus request, pin 8 of 23J goes high. If the request is from the DMA controller, pin 12 of 25F is high, indicating that the request is not for a refresh operation, and the output on pin 11 of 25F is low, which sends the hold acknowledge (HAK) signal to the DMA controller. If the bus request is from the refresh circuit, pin-1 of 25F is high, indicating that the request was not for a DMA operation, and the output on pin-3 of 25F is low, which disables the DMA request input and causes a low hold acknowledge (HAK) signal to be sent to the DMA controller. FIGURE 2-29. CPU BUS REQUEST TIMING DIAGRAM ## 2.3.2 Memory Control Circuits The APX-ISYM board provides space for sixteen 256K x 1 dynamic random access memory chips (DRAMs), providing a possible total of 512K bytes system memory. The memory control circuit includes those devices used to access the memory. The Z-80A and 8088 CPUs require different memory control configurations, described in the following sections; therefore, the QX-16 includes two memory maps. ### 2.3.2.1 Memory Map Layout (Figure 2-30) At power-on, resident RAM and the initial program loader (IPL) are the only memory devices selected. The IPL, at addresses 0000H to 0FFFH, can be enabled by writing a 0 to port 1CH. When IPL program execution is completed, the IPL selects the active CPU and memory map. #### Z-80A Mode The Z-80A has limited address space and must address the total memory area by switching between eight 64K-byte banks via two I/O ports. Each bank contains 56K bytes of DRAM dedicated to that bank, and 8K bytes resident RAM, at addresses 0E000H to 0FFFFH, which is shared between all banks. In Z-80A mode, the 2K-byte CMOS RAM in the IPL is enabled by writing a value of 1 to port 20H. The CMOS RAM, at addresses 08000H to 087FFH, can be accessed from any of the eight banks. When this device is enabled, none of the memory in the selected bank between the end of the CMOS memory and the beginning of resident RAM can be accessed. #### 8088 Mode The 8088 CPU does not have the same address limitations as the Z-80A, and is able to directly access the 512K bytes of DRAM as a single memory area (addresses 00000H to 80000H). The only other memory device required when the QX-16 is in 8088 mode is the BIOS firmware at addresses F8000H to FFFFFH of IC 24C. The CMOS RAM cannot be accessed from 8088 mode. FIGURE 2-30. MEMORY MAP LAYOUT # 2.3.2.2 Z-80A IPL Enable Circuit (Figure 2-31) The IPL is the firmware which instructs the CPU to initialize the system hardware and read-in the boot loader from disk storage. This device is automatically selected at power-on by the system reset signal, and is enabled by two relatively simple circuits, chip enable (CE) and output enable (OE). The chip enable (CE) circuit has two inputs: the IPL select bit (15F pin 12), which is addressed as bit 0 of port 01CH, and the IPL range select signal, output active low from the Z-80A range select circuit when the Z-80A is addressing any location between 0000H and 1FFFH. When the IPL select bit and the IPL range bit are both low, IC 24D outputs a low level signal on pin 6. The output enable $(\overline{OE})$ circuit receives both of its inputs from the Z-80A CPU. The memory request signal $(\overline{MRQ})$ goes low to indicate the current read or write operation is intended for memory, not I/O circuitry, and the Z-80A read signal $(\overline{RD})$ is issued active low by the CPU to enable the accessed memory or I/O device to put the requested data on the bus. When the Z-80A is ready to read the program contents from the IPL chip, IC 24D outputs a low at pin 11. FIGURE 2-31. Z-80A IPL ENABLE CIRCUIT ## 2.3.2.3 8088 BIOS Enable Circuit (Figure 2-32) IC 24C contains the BIOS firmware that the 8088 CPU executes when control is transferred from the Z-80A. This circuit requires only one gate, as the 8088 memory area is contiguous. Three signals are input to the BIOS enable circuit: address bits A18 and A19, and the 8088 I/O memory select signal ( $\overline{\text{I/M}}$ ). This circuit supplies a low level output from pin 12 of 26D whenever the 8088 accesses memory in the address range C0000H to FFFFFH. FIGURE 2-32. 8088 BIOS ENABLE CIRCUIT # 2.3.2.4 449 CMOS RAM Enable Circuit (Figure 2-33) The CMOS RAM enable (CE1) circuit has five inputs. These signals are combined to generate three inputs to IC 26D. The CMOS select bit (15F pin 4), addressed as bit 0 of port 020H, and the CMOS range select signal, output active from the Z-80A range select circuit when the Z-80A is addressing any location between 8000H and 9FFFH, are combined to produce a high level signal on pin 13 of IC 24F. The Z-80A read ( $\overline{\text{RD}}$ ) and write signals ( $\overline{\text{WR}}$ ) are issued active low by the CPU to enable the accessed memory or I/O device to read data onto the bus or into the specified location. When the Z-80A is ready to read or write memory to I/O, IC 23D outputs a high on pin 8. The memory request signal (MRQ) goes low to indicate the current read or write operation is intended for memory, not I/O circuitry. This signal is inverted to high active by IC 26E. When all of the above conditions are met, the three signal groups combine at IC 26D to produce a low level output, enabling the CMOS RAM. FIGURE 2-33. 449 CMOS RAM ENABLE CIRCUIT ### 2.3.2.5 Z-80A Memory Range Select Circuit (Figure 2-34) In Z-80A mode, three special memory areas are active: the IPL region (0000H-1FFFH), CMOS RAM (8000H-87FFH), and the resident RAM space (E000H-FFFFH). The range select circuit is used to detect when any of these areas are being accessed. The LS138 (21C) is used to decode the three most significant address bits of the Z-80A (A13, A14, and A15); when an access is made to any of these regions, the corresponding output goes low. The gate inputs of IC 21C are used to enable the LS138. Input G1 is the active high input, and is always true ( +5V). Inputs G2A and G2B are the active low enable inputs, and are tied to the CPU select circuit. When the Z-80A is selected, this input is low and the outputs are enabled. All outputs are high when the device is disabled. FIGURE 2-34. Z-80A MEMORY RANGE SELECT CIRCUIT ## 2.3.2.2 Z-80A IPL Enable Circuit (Figure 2-31) The IPL is the firmware which instructs the CPU to initialize the system hardware and read-in the boot loader from disk storage. This device is automatically selected at power-on by the system reset signal, and is enabled by two relatively simple circuits, chip enable $(\overline{CE})$ and output enable $(\overline{OE})$ . The chip enable (CE) circuit has two inputs: the IPL select bit (15F pin 12), which is addressed as bit 0 of port 01CH, and the IPL range select signal, output active low from the Z-80A range select circuit when the Z-80A is addressing any location between 0000H and 1FFFH. When the IPL select bit and the IPL range bit are both low, IC 24D outputs a low level signal on pin 6. The output enable $(\overline{OE})$ circuit receives both of its inputs from the Z-80A CPU. The memory request signal $(\overline{MRQ})$ goes low to indicate the current read or write operation is intended for memory, not I/O circuitry, and the Z-80A read signal $(\overline{RD})$ is issued active low by the CPU to enable the accessed memory or I/O device to put the requested data on the bus. When the Z-80A is ready to read the program contents from the IPL chip, IC 24D outputs a low at pin 11. FIGURE 2-31. Z-80A IPL ENABLE CIRCUIT # 2.3.2.3 8088 BIOS Enable Circuit (Figure 2-32) IC 24C contains the BIOS firmware that the 8088 CPU executes when control is transferred from the Z-80A. This circuit requires only one gate, as the 8088 memory area is contiguous. Three signals are input to the BIOS enable circuit: address bits A18 and A19, and the 8088 I/O memory select signal ( $\overline{\text{I/M}}$ ). This circuit supplies a low level output from pin 12 of 26D whenever the 8088 accesses memory in the address range C0000H to FFFFFH. FIGURE 2-32. 8088 BIOS ENABLE CIRCUIT ### 2.3.2.4 449 CMOS RAM Enable Circuit (Figure 2-33) The CMOS RAM enable (CE1) circuit has five inputs. These signals are combined to generate three inputs to IC 26D. The CMOS select bit (15F pin 4), addressed as bit 0 of port 020H, and the CMOS range select signal, output active from the Z-80A range select circuit when the Z-80A is addressing any location between 8000H and 9FFFH, are combined to produce a high level signal on pin 13 of IC 24F. The Z-80A read $(\overline{RD})$ and write signals $(\overline{WR})$ are issued active low by the CPU to enable the accessed memory or I/O device to read data onto the bus or into the specified location. When the Z-80A is ready to read or write memory to I/O, IC 23D outputs a high on pin 8. The memory request signal (MRQ) goes low to indicate the current read or write operation is intended for memory, not I/O circuitry. This signal is inverted to high active by IC 26E. When all of the above conditions are met, the three signal groups combine at IC 26D to produce a low level output, enabling the CMOS RAM. FIGURE 2-33. 449 CMOS RAM ENABLE CIRCUIT ### 2.3.2.5 Z-80A Memory Range Select Circuit (Figure 2-34) In Z-80A mode, three special memory areas are active: the IPL region (0000H-1FFFH), CMOS RAM (8000H-87FFH), and the resident RAM space (E000H-FFFFH). The range select circuit is used to detect when any of these areas are being accessed. The LS138 (21C) is used to decode the three most significant address bits of the Z-80A (A13, A14, and A15); when an access is made to any of these regions, the corresponding output goes low. The gate inputs of IC 21C are used to enable the LS138. Input G1 is the active high input, and is always true $(\pm 5V)$ . Inputs $\overline{G2A}$ and $\overline{G2B}$ are the active low enable inputs, and are tied to the CPU select circuit. When the Z-80A is selected, this input is low and the outputs are enabled. All outputs are high when the device is disabled. FIGURE 2-34. Z-80A MEMORY RANGE SELECT CIRCUIT ## 2.3.2.6 Z-80A RAS Inhibit Circuit (Figure 2-35) To prevent signal conflict during memory bank selection and operation of the IPL and CMOS circuits, the row address strobe signal (RAS) for the DRAMs must be periodically disabled. There are four inputs to this circuit (CMOS select bit, A15, resident RAM range select, and $\overline{\text{CE}}$ ), and the output is supplied to the DRAM RAS timing generator. When the CMOS select bit (15F pin 4), address bit A15, and the resident RAM range select signal are high, a low level signal is output on pin 8 of IC 22D, which indicates that CMOS is selected, and the current address is greater than 8000H and less than £000H. This signal is input to pin 12 of 22E. The IPL chip enable (CE) signal is is applied to pin 13 of IC 22E. The output of IC 22D on pin 11 goes low when either of the inputs are low, inhibiting the generation of the RAS timing signal during use of the CMOS RAM or IPL FIGURE 2-35. Z-80A RAS INHIBIT CIRCUIT # 2.3.2.7 8088 RAS Inhibit Circuit (Figure 2-36) In 8088 mode, the row address strobe (RAS) for the DRAMs must be disabled whenever the CPU is accessing memory outside the DRAM address space. There are four inputs to this circuit (A19, $\overline{\text{HLDA}}$ , $I/\overline{\text{M}}$ , and the CPU select signal), and the output is supplied to the DRAM RAS timing generator. When address bit A19 (IC21D pins 1, 12, and 13) goes high, a low is outut on pin 8, inhibiting the RAS signal when the 8088 requests access above address 80000H. When the 8088 is active, in control of the bus, and attempting to access any I/O device, the hold acknowledge (HLDA), I/O memory select line (I/ $\overline{M}$ ), and select output from the CPU select circuit are combined to cause the output on pin 8 of 21D to go low, inhibiting the generation of the RAS timing signal. FIGURE 2-36. 8088 RAS INHIBIT CIRCUIT ### 2.3.2.8 DRAM Refresh Timing Generator Circuit (Figures 2-37 and 2-38) Dynamic RAM chips require a refresh cycle to retain the data stored in their internal cells, and as chip size and memory density increase, the refresh rate must increase to accommodate the increased number of internal cells. The DRAMs used in the QX-16 require 256 refresh cycles every 4 milliseconds. The refresh timing generator circuit is responsible for periodically stopping the active CPU and generating the signals which enable the DRAM address control circuits to provide the refresh cycles. Refresh cycles are requested approximately every 25 microseconds by the LS393 counter (23H). This IC is clocked by the output of 19F pin 11, a gated, 5.3 MHz square wave. The count proceeds until the output on pin 8 goes high. This output is fed back to the clock gate circuit through the inverter (20D), which stops the count and simultaneously begins a bus request cycle by causing a low on the output of IC 21D pin 6. (Refer to Section 2.3.1.8 for explanation of the bus request cycle.) The output of IC 25F pin 6 goes high when the active CPU acknowledges the bus request. This has two effects: it latches the state of the pin 8 output of IC 23H into the LS73 (22F) flip-flop, and it supplies the signal to pins 2 and 13 of 25F, with a 200 nanosecond delay inserted by delay line 23J. The refresh column address strobe output (REFCAS, pin 3 of 25F) then goes low, enabling the RAS refresh generator (21E pin 9) and initiating the refresh timing cycle. When pin 9 of 21E is brought high, it loads the preset value of OCH into the D0-3 inputs and begins counting. The least significant bit (LSB) is input directly to pin 10 of 25F, and the most significant bit (MSB) is delayed 100 nanoseconds by IC 24J before being applied to pin 9 of 25F. These two signals generate four active low pulses on the output (pin 8) of 25F, which are the refresh row address strobe (REFRAS) signals. When the count progresses past 0FH, the carry output on pin 15 (21E) resets the refresh timer (23H). The above operation must be performed 64 times to completely refresh the DRAMs. (Because it temporarily stops the active CPU, this operation does have an effect on software timing loops.) FIGURE 2-37. DRAM REFRESH TIMING CIRCUIT FIGURE 2-38. DRAM REFRESH TIMING CIRCUIT # 2.3.2.9 DRAM RAS and Write Enable Generator Circuit (Figures 2-39 and 2-40) The DRAM BAS and write enable (WE) generator circuit coordinates the BAS signal for each DRAM bank with the refresh signal required by dynamic RAM, generating a common set of signals for controlling the DRAMs. ICs 24E and 24F provide adequate timing margin to the signals from the 8237 DMA controller; these signals are combined by IC 24F to provide an active low to 22H pin 4 when the DMA controller begins a read or write operation from system memory. The Z-80A memory request circuit generates a single, active low memory request signal in the M1 machine cycle for a valid memory read/write operation. Normally, the memory request signal goes low twice during the M1 cycle: once for a read/write operation and again for the Z-80A refresh cycle. Because the QX-16 uses an external refresh circuit, the circuit composed of ICs 23F, 25A, and 25E eliminates the second memory request pulse. ICs 25A and 25E provide high inputs to IC 23F when a memory request is occurring. The Z-80A clock signal loads this into IC 23F, causing the output on pin 13 to go low; the output, considered a modified Z-80A memory request (MRQ'), returns to high when the memory request has ended. IC 22H combines the modified Z-80A memory request ( $\overline{MRQ}$ ) signals, modified DMA controller read/write signals, and 8088 read/write signals; if any one of these goes low, an active high signal (3RAS) is output on pin 6 of IC 22H and supplied to the address multiplexer circuit. The 3RAS signal is used to generate the $\overline{RAS}$ timing signals. IC 21H is used to generate the RASO and RAST timing signals that are supplied to the two groups of DRAMs. There are two identical 4-input NAND gates in IC 21H, and three identical input signals: 8INH, the 8088 RAS inhibit signal, ZINH, the Z-80A RAS inhibit signal, and 3RAS, described above; if any of these signals goes low, the generation of a RAS timing signal is inhibited. The fourth input, address bit A18, inverted by 24H and input to pin 9 of 21H, is used to select between the two DRAM banks; when A18 is low, a RASO is generated, and when it is high, a RAST is generated. IC 21J is used to combine the RAS timing signals and the refresh RAS (REFRAS) timing signal. The Z-80A requires additional circuitry to generate a write signal. IC23F is clocked by the Z-80A CPU clock to latch the state of the read $(\overline{RD})$ line. This generates a high output on pin 9 of 23F when the CPU is not reading data. This output, the $\overline{RD}$ line, and the 25E pin 4 output cause a low to be generated on pin 12 of 25D when a valid memory request which is not a read cycle is received. IC 25D is the write enable generator circuit, which combines all the write signals from the Z-80A, 8088, and 8237 to generate an active low output on pin 4 of IC 24H to indicate a valid write cycle. This signal is supplied to all of the DRAMs. FIGURE 2-39. DRAM RAS AND WRITE ENABLE GENERATOR CIRCUIT 8088 MODE FIGURE 2-40. RAS AND WRITE ENABLE TIMING DIAGRAMS # 2.3.2.10 Address Multiplexer and CAS Generator Circuit (Figures 2-41 and 2-42) The DRAMs used in the QX-16 use a row/column matrix system to address a single memory cell. The row address strobe (RAS) signal is used to specify the active cell row; column address strobe (CAS) is used to specify the active cell column. At the intersection of these two locations is the selected memory cell. The cell value is output to DO (pin 14) during a memory read operation, and assumes the value of the DI input (pin 2) during a memory write. The address multiplexer circuit is composed of three LS258 multiplexer ICs which are switched by a delayed RAS signal. In normal operation the address is placed on the bus and a RAS0 or RAS1 signal is generated. The select input of the multiplexers is low and supplies the A inputs to the Y outputs, providing the row address and RAS control signal to the correct group of DRAMs. The output on pin 12 of delay line 22J goes high 20 nanoseconds after the leading edge of the RAS signal, switching the multiplexer outputs from the A to B inputs. FIGURE 2-41. ADDRESS MULTIPLEXER AND CAS GENERATOR CIRCUIT The CAS signal is generated on pin 6 of 21J under the following conditions: - During a refresh cycle, the refresh CAS (REFCAS) signal on pin 5 of 21J causes the CAS output to go low for the entire refresh cycle. - 2. When the B outputs of the multiplexers are selected, the 1Y output on pin 4 of each LS258 goes high and is applied to IC 22H with the output of 22J pin 10, which goes high 60 nanoseconds after the leading edge of the RAS signal. When all inputs are high, the output of 22H pin 8 goes low, bringing the CAS signal on pin 6 of 21J to low and providing the column address and CAS control signals to all of the DRAMs. FIGURE 2-42. ADDRESS MULTIPLEXER AND CAS TIMING DIAGRAM ## 2.3.2.11 Z-80A DRAM Bank Select Circuit (Figure 2-43) The Z-80A addresses the DRAM as two groups of four, 64K-byte banks via two I/O ports (Table 2-18). Each bank contains 56K bytes of DRAM dedicated to that bank and 8K bytes resident RAM (0E000H to 0FFFFH) which is common to all of the banks. The Z-80A RAS inhibit and DRAM address selector circuits always select the same region of memory for resident RAM, regardless of which bank is selected. Port 28H determines which of the two DRAM bank sets is selected by address bit A18, which is output from the the LS259 (15F pin 6). When this signal is low, as in the power-on default condition, banks 0-3 are selected; when it is high, banks 4-7 are selected. The four most significant bits from port 18H enable one of four banks in the selected group. (Only one bank may be enabled at a time; enabling two banks causes improper bank selection.) Both I/O port outputs are supplied to the address selector circuit (Section 2.3.2.12). FIGURE 2-43. Z-80A DRAM BANK SELECT CIRCUIT | I/O<br>ADDRESS | <b>B</b> 7 | B6 | 85 | <b>B</b> 4 | Вэ | 82 | В1 | B0 | I/O<br>ADDRESS | В7 | <b>B</b> 6 | B5 | B4 | <b>B</b> 3 | <b>B</b> 2 | В1 | ВО | SELECTED<br>BANK | |----------------|------------|----|----|------------|----|----|----|----|----------------|----|------------|----|----|------------|------------|----|----|------------------| | 28H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 18H | 0 | 0 | 0 | 1 | Х | Х | х | X | #0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 0 | Х | X | Х | Х | #1 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 1 | 0 | 0 | Х | Х | Х | Х | #2 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ! | 0 | 0 | 0 | X | X | Х | Х | #3 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | 1 | Х | Х | Х | Х | #4 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 1 | 0 | Х | Х | X | Х | #5 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 1 | 0 | 0 | Х | Х | Х | Х | #6 | 0 X X = X TABLE 2-18, Z-80A BANK SELECTION X = Controls other functions (See Chapter 6). NOTE: Bank 4-7 are valid only when 512K system RAM is installed. #7 ### 2.3.2.12 DRAM Address Selector Circuit (Figure 2-44) The Z-80A supplies sixteen address bits to select any location in its 64K byte address space (Table 2-19). The DRAM address selector is used to convert the output signals from the bank select circuit to the required four upper address bits, and also switches them with their 8088 equivalents if the 8088 CPU is enabled. IC 17F selects which CPU address signals are output to the system address bus. When the Z-80A is selected, the input on pin 2 goes low, causing a high output to be applied to pin 1 of the LS157 (20C) to select the B set of inputs from the Z-80A bank select circuit. IC 14F is used to encode three of the bank select signals into the correct address. If bank 0 is selected, all inputs are low, and the upper address bits are low. The bank group select signal, from pin 6 of the LS259, is applied to the 3B input; the 3B input is switched to the 3Y output, address bit A18. The gate input $\overline{(G)}$ on pin 15 is used to ensure that the circuit is in bank 0 whenever resident RAM is selected. The $\overline{E000}$ signal is supplied by the Z-80A range select circuit, which is active low when the Z-80A accesses memory in the $\overline{E000}$ H to $\overline{FFFH}$ range. If this input is low, the LS157 disables the outputs, bringing them all low. FIGURE 2-44 DRAM ADDRESS SELECTOR CIRCUIT TABLE 2-19, Z-80A BANK LOCATION IN 8088 ADDRESS SPACE | Z-80A BANK NUMBER | 8088 ADDRESS LOCATION | |-------------------|----------------------------| | 0 | 00000H UFFFFH | | • | 100 <b>0</b> 0H — — 1FFFFH | | 2 | 20000H 2FFFFH | | 3 | 30000H 3FFFFH | | 4 | 40000H 4FFFFH | | 5 | 50000H 5FFFFH | | 6 | 60000H 6FFFFH | | 7 | 70000H — — 7FFFFH | Z 80A resident memory is always located on bank 0 at E000. FFFFH #### 2.3.3 I/O Control Circuits The I/O control circuits support the I/O devices, providing select signals to each, and are needed to generate read/write timing pulses. Differences in 8088 and Z-80A architecture necessitate, in some instances, dual I/O circuitry to provide the required control signals. ### 2.3.3.1 VO Write Signal Generator (Figure 2-45) The write signal generator provides a low output from pin 6 of IC 23E to initiate an I/O write operation in Z-80A, 8088, or 8237 DMA modes. An I/O write in any of these modes causes one of the three inputs of this gate to go high, inducing a low output. In Z-80 operation mode IC 23E pin 12 goes high when all three inputs are low. The signal input at pin 2 causes the I/O write pulse-width to be a maximum of two clock cycles. In 8088 mode an I/O write pulse is generated whenever the I/ $\overline{M}$ pin of the CPU is high during a write operation. In 8237 DMA mode, when the DMA controller is performing a memory to output transfer, the $\overline{MR}$ pin of the selected 8237 goes low, initiating a read operation from system memory. Inputs on pin 9 and 10 of 23E, in conjunction with the $\overline{MR}$ signal, cause output at pin 8 to go high for three clock cycles, resulting in a low at pin 6 of IC 23E, which loads the data into the selected I/O device. FIGURE 2-45. WRITE SIGNAL GENERATOR #### 2.3.3.2 I/O Read Signal Generator (Figure 2-46) The read signal generator provides a low output from pin 12 of IC 24E for I/O read operations in Z-80A, 8088, or 8237 DMA operation modes, causing one of the three inputs of this gate to go high, resulting in a low output. In Z-80 operation mode IC 25E pin 10 goes high when both inputs on pin 8 and 9 are low. In 8088 mode an I/O read pulse is output whenever the $\overline{M}/I$ pin of the CPU is high during a read operation. In 8237 DMA mode, when the DMA controller is performing a transfer to memory from an input device, the MW pin of the selected 8237 goes low, initiating a read operation from the selected I/O device. Inputs on pin 9 and 10 of 24E, in conjunction with the MW signal, cause the output on pin 8 to go high for three clock cycles, resulting in a low at pin 12 of IC 24E, which loads the data from the selected I/O device into the specified memory location. FIGURE 2-46. READ SIGNAL GENERATOR # 2.3.3.3 I/O Address Decoder (Figure 2-47) The I/O selector, LS154 (8C), decodes all of the base I/O port locations. This circuit decodes address bits A2 through A5 to set one of its sixteen outputs low, supplying chip select signals, $\overline{CS}$ , for the various I/O functions on the APX-ISYM board. Table 2-20 describes the I/O address map. The I/O selector is enabled only when pins 18 and 19 are low. Pin 18 is tied to address bit A6 and pin 19 is a combination of address bit A7 and the ADEN outputs of the master and slave 8237 DMA controllers. Therefore, the I/O selector is disabled when A6, A7, or either of the ADEN signals is high. FIGURE 2-47. I/O ADDRESS DECODER AND SYSTEM CONFIGURATION LATCH ### TABLE 2-20. I/O ADDRESS MAP | | | OFFSET | TE ETTER E EAR THE EXPLOSIT TITLE CONTRACTOR OF THE TOTAL TO | | |------------|----------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | HEX BASE | 0 | 1 | 2 | 3 | | 0 0 | Speaker timer | SQF1 timer No. 2 | SOFT timer No. 1 | 8253 No. 1 command | | 0 4 | Speaker frequency | Keyboard clock | RS-232C clock | 8253 No. 2 command | | 0 8 | 8259 (1 | Master) | DESCRIPTION | 000001/00 | | 0 C | 8259 { | Slave) | RESERVED | RESERVED | | 1 0 | Keypoard data | RS-232C data | Keyboard command | RS-232C command | | 1 4 | Printer cata | Printer status/<br>bank group | Printer control | 8255 commana | | 1 8 | | DIP switch sta | tus/bank select | | | 1 C | | IPL s | select | | | 2 0 | I | CMOS R. | AM select | | | 2 4 | | Z80A/80 | 88 select | | | 2 8 | | Метогу д | roup select | , | | 2 C | CRT circuit beard type | R.G.B. plane select<br>Q10 CMS | RES | ERVEO | | 3 C | FDD motor central/FDC and memory bank status | | RESERVED | | | 3 4 | FDC status/command | FDC data | RES | ERVED | | 3 8 | GDC parameter status | GDC command/data | APX-(GGS zoom/<br>enable | RESERVED | | 3 C | RTC data | RTC address | RES | SERVED | | 4 O | | *************************************** | | | | 4 8 | | 8327 FMAA C | ONTROLLER #1 | | | 4 C | | 002. 010.10 | STATIOLICE TO # 2 | | | 5 0 | | | | | | 5 4 | | | | | | 5 8 | | 8327 DMA C | ONTROLLER #2 | | | <u>5 C</u> | | · | | | | 6 0 | | | | | | 64 | | | | | | 68 | | RES | SERVED | | | 6 C | | | · | /· l | | 7 0 | | | | | | 7 4 | | _ | | | | 7 8 | | RES | SERVED | | | 7 C | | | | | NOTE. Refer to Chapter 6 for more information on 8088 addresses used in conjunction with the APX-ICRT video board. # 2.3.3.4 System Configuration Latch The LS259 system configuration latch (IC 15F) is used to establish the signal conditions which enable the Z-80A or 8088 CPU and associated memory devices. The bit-addressable latch, illustrated in Figure 2-47 with the I/O decoder, is addressed as a series of I/O ports (see Table 2-21). At power-on the chip is reset by the system reset pulse to select the Z-80A, IPL, and banks 0-3 of DRAM. TABLE 2-21. SYSTEM CONFIGURATION LATCH FUNCTIONS | I/O | | PIN NO. | | STATE | | | |---------|-------------------------|---------|--------------|--------------|--|--| | ADDRESS | FUNCTION | IC15F | HIGH (1) | LOW (0) | | | | 1CH | Z-80A IPL enable | 12 | IPL disabled | IPL enabled | | | | 20H* | CMOS RAM select | 4 | enabled | disabled | | | | 24H | Active CPU select | 5 | 8088 active | Z-80A active | | | | 28H** | Upper/lower bank select | 6 | Banks 4-7 | Banks 0-3 | | | <sup>\*</sup>This function is valid only when the Z-80 CPU is active. ### 2.3.4 Programmable Devices The function of each of the programmable devices is determined by the values written into its command registers. This section describes the default functions; for additional information on these devices refer to Chapter 6. ## 2.3.4.1 8253 Programmable Interval Timer (Figures 2-48 and 2-49) Two 8253 programmable interval timers (9C/10C) are located on the APX-ISYM circuit board. Each of these counters is dedicated to a specific function within the system, as described in Table 2-22. Counters 1 and 2 of 9C generate the baud rate clocks that are supplied to the 7201 multi-protocol serial controller for the keyboard and RS-232C interfaces. Both of these counters are programmed to operate as square wave generators. Counters 1 and 2 of 10C are used for interrupt timers and are not configured in the IPL; the two interrupt channels assigned to the timers are disabled. The function of these devices can be defined by the resident operating system or application program. Tables 2-23 and 2-24 describe the functions of the 8253. TABLE 2-22. 8253 PROGRAMMABLE TIMER FUNCTIONS | IC | COUNTER NO. | GATE | CLOCK | FUNCTION | |-----|-------------|-----------------|------------------|-------------------| | 9C | 0 | +5√ | 1.99 <b>M</b> Hz | Speaker frequency | | 9C | 1 | +5V | 1.99MHz | Keyboard clock | | 9C | 2 | +5V | 1.99MHz | RS-232C baud rate | | 10C | 0 | Port 18H, bit 0 | Keyboard clock | Speaker duration | | 10C | 1 | +5V | Keyboard clock | Interrupt timer | | 10C | 2 | Port 18H, bit 2 | 1.99MHz | Interrupt timer | <sup>\*\*</sup>Port 18H is used to select one of the four active banks. Valid only in Z-80A mode. FIGURE 2-48. 8253 PROGRAMMABLE INTERVAL TIMER CIRCUIT TABLE 2-23. 8253 PIN DESCRIPTION | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |----------|----------|-----------|------------------------------------------------------------------------------------------------------------------------| | 1-8 | D7—D0 | IN/OUT | Connected to data bus. Used to read/write counter values and configure individual counter modes. | | 23 | WR | IN | Connected to system IOWR signal. Loads selected internal register when input is low. | | 22 | RD | IN | Connected to system IORD signal. Places contents of selected internal register on bus when input is low. | | 21 | CS | IN | Connected to I/O decoder. This input must be low for any read or write operation to the device. | | 19,20 | A1,A0 | IN | Connected to address bus. These inputs, in conjunction with RD, WR, CS, determine which internal register is selected. | | 9,15,18 | CLK 0-2 | IN | Counter Inputs. | | 10,13,17 | OUT 0-2 | OUT | Output signal is dependent on programmed counter function. See text for details. | | 11,14,16 | GATE 0-2 | IN | Used to control counter. Some of the counters are always enabled (+5V) and other are triggered by port 18H. | TABLE 2-24, 8253 INTERNAL REGISTER SELECTION | CS | RD | WR | A1 | Α0 | FUNCTION | |----|----|----|----|----|-------------------------------| | 0 | 1 | 0 | 0 | 0 | Loads to counter #0 | | 0 | 1 | 0 | 0 | 1 | Loads to counter #1 | | 0 | 1 | 0 | 1 | 0 | Loads to counter #2 | | 0 | 1 | 0 | 1 | 1 | Control word | | 0 | 0 | 1 | 0 | 0 | Reads from counter #0 | | 0 | 0 | 1 | 0 | 1 | Reads from counter #1 | | 0 | 0 | 1 | 1 | 0 | Reads from counter #2 | | 0 | 0 | 1 | 1 | 1 | No operation (high impedance) | | 1 | X | X | X | X | Disabled (high impedance) | | 0 | 1 | 1 | X | X | No operation (high impedance) | #### **Sound Generator Circuit** Two of the counters are used to supply inputs for the sound generator circuit, shown in Figure 2-49. The values programmed into counter 0 of 9C and counter 0 of 10C determine the frequency and duration of sound generated from the internal speaker. Counter 0 of IC 9C is configured as a square wave generator; counter 0 of 10C is configured as a one shot which is triggered by bit 0 of port 18H. When pin 10 of 13C is brought low, the speaker frequency is output on pin 8 (13C) under two conditions: 1) setting bit 2 of port 18H to high causes sound to be generated continuously, and 2) a transition from high to low on bit 0 of port 18H causes sound to be generated for the duration specified by the programming of counter 0 of 10C. The output on pin 8 (13C) is processed by the wave-shaping circuit consisting of R48, R49, C27 and IC 4C. The output of this circuit is input to the power amplifier consisting of C1, R50, VR1, C90, C16 and IC 5C. FIGURE 2-49. SOUND GENERATOR CIRCUIT #### 2.3.4.2 7201 Multi-Protocol Serial Controller (Figure 2-50 through 2-53) The 7201 multi-protocol serial controller (MPSC) is a very flexible, two-channel serial interface chip responsible for communication with the keyboard and external devices. The 7201 converts data from the CPU into a serial bit stream, and converts serial input data to a format compatible with the CPU. The 7201 has two channels: channel A is reserved for synchronous communication between the system unit and the keyboard; channel B is available as a general purpose RS-232C serial interface. Refer to Tables 2-25 through 2-27, and to Chapter 6 for additional information on configuration of the 7201 in the QX-16 by the IPL firmware. The operative CPU (Z-80A/8088) communicates with the serial controller via the 8-bit data bus. The 7201 interrupt signal (INTR, pin 28) is connected into the master interrupt controller circuit (IC 9D pin 22) to allow fast response. (Software design determines the optimal use of this feature.) The 7201 has 23 internal registers, which configure the device, provide status signals, and buffer serial data for the host CPU. Eight basic registers are selected by various combinations of the B/Ā, C/D, WR, RD and CS signals. The extra registers used to configure the device are accessed via software. Refer to Table 2-27 for a description of the eight basic registers; refer to Chapter 6 for more information on the 7201. FIGURE 2-50. CPU BUS TO 7201 CIRCUIT | <b>TABLE 2-25.</b> | 7201 | BASIC | REGISTER | SEL | <b>FCTION</b> | |--------------------|------|-------|----------|-----|---------------| | | | | | | | | C/D | WA | RD | ĈŜ | Ā/B | CHANNEL | FUNCTION | |-----|----|-------|----|-----|---------|-----------------------------------------| | Ω | n | 1 | n | 0 | Α | Writing transmission data | | • | Ŭ | | | 1 | В | | | n | 1 | n. | Ω | 0 | A | Reading received data | | | ' | | Ŭ | 1 | В | | | 1 | 0 | 1 | 0 | 0 | A | Writing the command/parameter register | | ' | | , 1 0 | Ū | 1 | В | (WR0-7) | | 1 | 1 | Ω | 0 | 0 | A | Reading from the status/vector register | | ' | ' | | v | 1 | В | (RRO-2) | # Channel A: Keyboard Interface All output signals to the keyboard are driven by 7406 open-collector TTL inverters, and the receive data input is buffered by a 4584 CMOS inverter (Figure 2-51). Communication with the keyboard is performed synchronously at 1200 baud. Receive data on pin 34 (RxDA) is sampled on the leading edge of the receive clock signal, pin 35 (RxCA) of IC 1B. Transmitted data on pin 37 (TxDA) is sent on the trailing edge of the transmit clock signal, pin 36 (TxCA) of IC 1B. The keyboard power (+ 12V) is momentarily switched off whenever a system reset occurs, causing the keyboard to be re-initialized. Pin 9 of IC 12D is connected to the system reset signal; when this input goes low, the output on pin 8 goes high, turning off transistor Q4 via IC 1C. FIGURE 2-51. KEYBOARD INTERFACE CIRCUIT FIGURE 2-52. KEYBOARD TIMING DIAGRAM ### Channel B: RS-232C Serial Interface IC 4A (Figure 2-53) is a 75188 line-driver which provides sufficient signal level for the outputs to be compatible with the RS-232C standard. ICs 1A and 3A are 75189A line-receivers which convert incoming RS-232C signals to TTL signal levels compatible with the internal circuitry. The baud rate for the RS-232C port is determined by counter 2 in IC 9C, or externally, based on the jumper settings described in Table 2-26. The RS-232C interface can be used for most applications by referring to the pinout and signal description for the RS-232C interface in Chapter 6. Non-standard devices or special applications can usually be accommodated by careful use of the jumpers located at the rear of the APX-ISYM board, under the option slot cover. NOTE: The DSR (Data Set Ready) signal on pin 6 of CN2 is not input to the 7201; it is read as Port B bit 0 (PB0) of the 8255 programmable I/O controller. FIGURE 2-53. RS-232C INTERFACE CIRCUIT TABLE 2-26. RS-232C CONFIGURATION JUMPERS | JUM | MPER SIGNAL | | DIRECTION | FUNCTION | | |-----|-------------|---------------------------|----------------|----------------------------------------------------------------------------------------|--| | J1 | A<br>B | DTR<br>REV | IN<br>IN | Data Terminal Ready. Normally closed. Reverse channel. | | | J2* | A1<br>A2 | Input of RXCK signal from | | Selects the internal baud rate clock. Normally closed | | | 02 | B1<br>B2 | RXC<br>DB | IN<br>IN | Selects external inputs as baud rate clock. Normal open. | | | J3 | A<br>B<br>C | DSR<br>DCD<br>CTS | IN<br>IN<br>IN | Pull-up of the control line. Space status is set with the pull-up on. Normally closed. | | <sup>\*</sup>Only the A or B set of pins J2 should be jumpered, not both. TABLE 2-27, 7201 PIN DESCRIPTION | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | | |--------------------|--------|-----------|-------------------------------------------------------------------------------------------------|--| | 12-19 | D0—D7 | IN/OLT | 8-bit data bus used for transmission of data, command, and status between the 7201 and the CPU. | | | 28 | INTR | OUT | Interrupt request signal output. | | | 27 | INTA | IN | Interrupt acknowledge input. | | | 25 | B/A | IN | Specifies the channel for read/write operations. Connected to A0. | | | 24 | C/D | IN | Indicates that the information on the data bus is data, command, or status. Connected to A1. | | | 23 | CS | IN | Enables data transfer to 7201, Connected to I/O decoder Y4 output. | | | 2 | RESET | IN | Reset input. Connected to system input. | | | 22 | RD | IN | Connected to system I/O read signal. | | | 21 | WR | IN | Connected to system I/O write signal. | | | 1 | * | IN | Clock input. Connected to Z-80A clock. (3.99MHz) | | | 4 35 | FIXC | IN | Receive clock.<br>Channel A — OUT1 (IC 9C pin 13)<br>Channel B — OUT2 (IC 9C pin 17) | | | 7.36 | TXC | IN | Transmit clock:<br>Channel A — OUT1 (IC 9C pin 13)<br>Channel B — OUT2 (IC 9C pin 17) | | | 6.39 | CTS | IN | Indicates transmission permission from an external device and controls data transmission. | | | 2 <del>6</del> .31 | DTR | OUT | Informs the receiving device that the transmitting communica-<br>tion channel is ready. | | | 9.34 | RXD | IN | Serial data line for received data | | | 8 37 | TXD | OUT | Serial data line for transmitted data. | | | 10.38 | RTS | OUT | Transmission permission from an external device. | | | 3.5 | DCD | IN | Indicates transmission permission from an external device. | | # 2.3.4.3 8259 Programmable Interrupt Controller (Figures 2-54 through 2-56) Two 8259 programmable interrupt controllers (8D/9D), connected as shown in Figure 2-54, provide 13 interrupt inputs or levels. The interrupt controllers operate in a master-slave arrangement with IC 9D acting as the master. These two devices are configured differently depending upon the active CPU. (Refer to Tables 2-28 and 2-29.) When a valid interrupt condition is detected, the master (9D) outputs a high interrupt (INT) directly to the interrupt (INTR) input on the 8088 CPU, or through an inverter (20D) to the Z-80A interrupt (INT) input, and the active CPU then responds to the interrupt request. FIGURE 2-54. 8259 PROGRAMMABLE INTERRUPT CONTROLLER CIRCUIT TABLE 2-28, 8259 PIN DESCRIPTION | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |----------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CS | IN | RD and WR are valid when CS is low. Note that INTA is not affected by this signal. | | 4-11 | D0-D7 | IN/QLT | In read mode, these terminats output 8 bits of data from the status register or interrupt vector; in write mode, commands are written in | | 16 | SP | IN | Determines whether the 8259 is to operate as a master (SP = 1) or a slave controller (SP = 0). | | 27 | AO | IN | Along with signals CS, WR, and RD, this is used to write com-<br>mands or read contents of a register. | | 12,13,15 | CAS0—CAS2 | IN/OUT | Output terminals when the 8259 is used as a master ( $SP=1$ ) and input terminals when it is used as a slave ( $SP=0$ ). To control a system of more than one 8259, the CAS lines form the bus of the 8259s. | | 17 | INT | OUT | When the 8259 requests interrupt, tNT goes high to deliver an interrupt request to the CPU or master 8259. | | 26 | INTA | IN | Permits 8259 interrupt vector data output. This operation is performed in the sequence of INTA generated by the CPU. | | 18-25 | IRO—IR7 | IN | These terminals are asynchronous inputs. IRO has the highest interrupt priority by default. | TABLE 2-29, 8259 INTERRUPT LEVELS | CONNECTION | | INTERRUPT CAUSE | PRIORITY | |------------|-------------------|----------------------------------------|------------| | | IRQ | Power down detection interrupt | High-order | | | IR1 | Software timer #1 interrupt | 4 | | | IR2 | External (option) interrupt INTF 1 | Ī | | | IR3 | External (option) interrupt INTF 2 | | | Master | IR4 | Keyboard/RS-232C interrupt | | | | I <del>A</del> 5 | Unused | | | | IR6 | Floppy controller interrupt | | | | IA7 | Stave controller | | | | IRO | Printer interrupt | | | | IR1 | External (option) interrupt #1 - INTSL | | | | IR2 | Calendar clock interrupt | i | | | IR3 | External (option) interrupt #2 - INTSL | | | Siave | I <del>11</del> 4 | External (option) interrupt #3 - INTSL | | | | I <del>R</del> 5 | Software timer interrupt #2 | • | | | IR6 | Unused | 1 | | | IR7 | Unused | Low-order | # Interrupt Acknowledge Circuit The Z-80A and 8088 CPUs each use different control lines to signal acknowledgement of an interrupt. The circuitry composed of IC 22D, 22E, 23D, and 24E (Figure 2-55) is necessary to implement a standard interrupt acknowledge (INTA) for the 8259s. FIGURE 2-55. INTERRUPT ACKNOWLEDGE CIRCUIT # Interrupt Response Sequence NOTE: The following describes the interrupt response sequence when the Z-80A is set in interrupt mode 0 and the 8259 controllers are in the default state set by the IPL. The first three steps of the response sequence are identical for either Z-80A or 8088 operation. Refer to Figure 2-56 for a timing diagram of the interrupt response sequence. - 1. One or more of the interrupt request lines (IR0-7) are set high, which sets the corresponding bits in the interrupt request register (IRR), - The 8259 evaluates the pending requests, and sets the INT output high if necessary. - 3. The active CPU responds, causing a low on the INTA line. ## Z-80A Operation: - 4. The interrupt controller sets the highest priority level bits in the in-service register (ISR) and resets the appropriate bit in the IRR. A CALL instruction (0CDH) is placed on the data bus. - 5. The CALL instruction generates two more INTA pulses from the Z-80A. - 6. The two INTA pulses cause the 8259 to release the interrupt vector address; low order address byte first, followed by the high order address byte. - If the 8259 is set for automatic end of interrupt (AEOI), it automatically resets the corresponding bit in the ISR; otherwise, it waits for a specific EOI command to be issued at the end of the interrupt subroutine. ## 8088 Operation: - 4. The interrupt controller sets the highest priority level interrupt bit in the in service register (ISR) and resets the appropriate bit in the IRR. The 8259 does not drive the bus at this time. - 5. The 8088 CPU generates a second INTA pulse. During this pulse, the 8259 releases a one-byte vector onto the data bus to be read by the CPU. - If, at the completion of the interrupt cycle, the 8259 is set for automatic end of interrupt (AEOI), it automatically resets the corresponding bit in the ISR. If not, it waits for a specific EOI command to be issued at the end of the interrupt subroutine. FIGURE 2-56. INTERRUPT RESPONSE SEQUENCE TIMING DIAGRAM (Z-80A) # 2.3.4.4 8255 Programmable Peripheral Interface (Figures 2-57 and 2-58) The 8255 programmable peripheral interface is used for four different purposes in the QX-16, as detailed in Table 2-30. The primary function is to provide the necessary hardware for the parallel printer interface port signals on CN3 (refer to Figure 2-58). Secondary operations include monitoring the DSR line of the serial interface (described in Section 2.3.4.2, in the discussion of the serial interface); controlling the step movement of the read/write heads; and reading the status of the extended memory bank switch. Table 2-31 details pin use in the 8255. Initialization is performed by the IPL program, as described in Chapter 6. TABLE 2-30, 8255 PORT FUNCTIONS | PORT BITS FUNCTION Port A bits 0-7 Used to store the output byte for the printer. Port B bit 0 Used to sense the state of the Data Set Ready (DSR) fine of the serial interface. Port B bit 1 Used to read the status of the extended memory bank switch. This value is a 0 if banks 0-3 are selected and 1 if banks 4-7 are in use. Port B bits 3-7 Used to read printer status. Port C bits 0, 4, and 5 Used to output control signals. Port C bits 3 and 6 Used to implement the interrupt circuit for printer handshake. Port C bit 1 Used to control operation of the stepper motor which moves the floppy disk read/write heads. This value is a 0 if the drives are operating in 48 TPI mode or 1 for 96 TPI mode. Refer to Chapter 6. | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------| | Port B bit 0 Used to sense the state of the Data Set Ready (DSR) line of the serial interface. Port B bit 1 Used to read the status of the extended memory bank switch. This value is a 0 if banks 0-3 are selected and 1 if banks 4-7 are in use. Port C bits 0, 4, and 5 Used to output control signals. Port C bits 3 and 6 Used to implement the interrupt circuit for printer handshake. Port C bit 1 Used to control operation of the stepper motor which moves the floppy disk read/write heads. This value is a 0 if the drives are operating in 48 TPI mode or 1 for 96 TPI mode. Refer to | <br>PORT | BITS | FUNCTION | | Port B bits 3-7 Used to read the status of the extended memory bank switch. This value is a 0 if banks 0-3 are selected and 1 if banks 4-7 are in use. Port C bits 0, 4, and 5 Used to putput control signals. Port C bits 3 and 6 Used to implement the interrupt circuit for printer handshake. Port C bit 1 Used to control operation of the stepper motor which moves the floppy disk read/write heads. This value is a 0 if the drives are operating in 48 TPI mode or 1 for 96 TPI mode. Refer to | Port A | bits 0-7 | Used to store the output byte for the printer. | | This value is a 0 if banks 0-3 are selected and 1 if banks 4-7 are in use. Port B bits 3-7 Used to read printer status. Port C bits 0, 4, and 5 Used to output control signals. Port C bits 3 and 6 Used to implement the interrupt circuit for printer handshake. Port C bit 1 Used to control operation of the stepper motor which moves the floppy disk read/write heads. This value is a 0 if the drives are operating in 48 TPI mode or 1 for 96 TPI mode. Refer to | Port B | bit 0 | | | Port C bits 0, 4, and 5 Used to output control signals. Port C bits 3 and 6 Used to implement the interrupt circuit for printer handshake. Port C bit 1 Used to control operation of the stepper motor which moves the floppy disk read/write heads. This value is a 0 if the drives are operating in 48 TPI mode or 1 for 96 TPI mode. Refer to | Port B | bit 1 | This value is a 0 if banks 0-3 are selected and 1 if banks 4-7 | | Port C bits 3 and 6 Used to implement the interrupt circuit for printer handshake. Port C bit 1 Used to control operation of the stepper motor which moves the floppy disk read/write heads. This value is a 0 if the drives are operating in 48 TPI mode or 1 for 96 TPI mode. Refer to | Port B | bits 3-7 | Used to read printer status. | | Port C bit 1 Used to control operation of the stepper motor which moves the floppy disk read/write heads. This value is a 0 if the drives are operating in 48 TPI mode or 1 for 96 TPI mode. Refer to | Port C | bits 0, 4, and 5 | Used to output control signals. | | the floppy disk read/write heads. This value is a 0 if the drives are operating in 48 TPI mode or 1 for 96 TPI mode. Refer to | Port C | bits 3 and 6 | Used to implement the interrupt circuit for printer handshake. | | | Port C | bit 1 | the floppy disk read/write heads. This value is a 0 if the drives are operating in 48 TPI mode or 1 for 96 TPI mode. Refer to | FIGURE 2-57. PARALLEL TIMING SEQUENCE FIGURE 2-58. 8255 PROGRAMMABLE PERIPHERAL INTERFACE TABLE 2-31, 8255 PIN DESCRIPTION | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |------------------|-----------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | D0—D7 | IN/OUT | Connected to the CPU data bus and used for data transfer with the CPU. | | 6 | CS | IN | Active low input to allow I/O operation. Connected to LS154 (IC 8C pin 6). | | 1-4 and<br>37-40 | PAO — PA7 | OU <sup>+</sup> | Used as a data output port to the printer. | | 18 | PB0 | IN | This signal shows whether device is ready or not. (RS-232C signal). | | 19 | PB1 | IN | Bank group status input 0 = Banks 0-3 1 = Banks 4-7 | | 21 | PB3 | IN: | A low active input signal indicates printer error | | 22 | PB4 | 11/~ | Accepts the paper-end signal from the printer. | | 23 | PB5 | IN | Low = Printer is ready to receive data. High = Printer is busy and cannot receive data. | | 24 | PB6 | IN | Low active signal detects printer power down | | 25 | PB7 | IN | Indicates that the printer is in the select state, and operation is effective. | | 14 | PC0 | 001 | A low active strobe pulse generated when data is sent to the printer | | 15 | PC1 | OUT | Controls floppy disk mode. 0 = 48 TPl 1 = 96 TPl | | 17 | PC3 | OUT | An interrupt input to the 8259A interrupt controller (8D). | | 13 | PC4 | OUT | By setting this signal low, the printer automatically line feeds after printing the input data. | | 12 | PC5 | OUT | An active low signal valid at reset by power on, reset switch, or an external I/O. At this time, all the internal registers (including the control register) are cleared. | | 8.9 | A0.A1 | IN | Connected to the CPU addresses A0 and A1 and used for mode setting of the 8255A in conjuction with IORD and IOWR signals. | | 5 | RD | IN | Connected IORD line. Used to read data from inputs. | | 36 | WR | ΙN | Connected IOWR line. Used to write data and configure the 8255. | # 2.3.4.5 Floppy Disk Controller — μPD765A, GAFDDC, and SED9421COB (Figures 2-59 through 2-66) Three LSI integrated circuits are used to interface the CPU to the disk drive: the 765 floppy disk controller (FDC), the GAFDDC custom LSI floppy disk interface, and the SED9421COB data separator (VFO). The FDC accepts commands from the CPU, reports the status of the command execution, and retrieves and stores information from the floppy disks. The GAFDDC interface chip includes the custom circuitry required to enable the FDC to control the SD-543 disk drives. The SED9421COB VFO separates the data and clock pulses read from the floppy disk, and provides critical timing signals to the FDC and GAFDDC. FIGURE 2-59. FLOPPY DISK CONTROLLER BLOCK DIAGRAM <u> كالمنافقة والمنافقة المنافقة المنافقة المنافقة المنافقة المنافقة المنافقة المنافقة المنافقة المنافقة المنافقة</u> #### CPU to 765 FDC Interface The basic configuration of the 765 for the double sided, double density operation of the QX-16 is provided in Figure 2-60. The 765 interprets all commands issued by the active CPU and initiates the approxiate control signals; some are used as inputs to the GAFDDC and others control DMA transfer (Table 2-32). Clock inputs to the 765 are supplied by the SED9421. The two clock signals are CLK, a 4 MHz square wave, and WCLK, an asymmetrical square wave of 500 KHz. The other inputs to the 765 from the VFO are the separated data (RD) and the window timing (WND) signals. Standard I/O interfacing is used to convey the data to the system bus. When the host CPU issues a command to the 765, the port address causes the I/O decoder (8C pin 15) to go low, bringing the chip enable input, CE, (13A pin 4) low and enabling the FDC. The command byte is loaded into the command register when the WR line is pulsed low. A low address bit A0 selects the command/status register; a high selects the data register. In the DMA mode, the active CPU issues the command and the 765 then requests service by raising the DMA service request (DREQ) line (pin 14) to high, signaling the 8237 DMA controller (10F, pin 19). The DMA acknowledge (DACK) line is used to select the chip for each byte transferred, and the RD/WR lines determine whether data will be read from or written to the device (Figure 2-61). This process continues until the programmed count is reached, at which point the 765 issues an interrupt to the host CPU and status information can be read. FIGURE 2-60, 765 FDC SYSTEM BUS INTERFACE CIRCUIT FIGURE 2-61. 765 FDC DMA TIMING DIAGRAM TABLE 2-32, 765 PIN DESCRIPTION | PIN | SIGNAL | DIRECTION | DESCRIPTION | |------|-------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6-13 | D0—D7 | IN/OUT | Connected to the system data bus. | | 19 | Ø | IN | 4MHz single-phase clock is supplied from VFO circuit | | 1 | RESET | IN | Reset Input | | 18 | INT | OUT | Indicates that FDC is requesting service. This is output for every byte during non-DMA mode and during DMA mode on completion of command execution. | | 5 | A0 | IN | 0 = Status/command register selected<br>1 = Data register selected | | 14 | DRQ | OUT | Data transfer request signal between FDC and memory by DMA. | | 15 | DACK | IN. | Indicates that DMA cycle may be entered. | | 39 | RW/SEEK | OUT | Distinguishes between read/write (RW) and seek (SEEK) drive interface signal, $0 = RW$ and $1 = SEEK$ . | | 27 | SIDE | OUT | Selects head 0 or 1 of a double-sided disk drive, $0 = \text{head } 0$ and $1 = \text{head } 1$ . | | 38 | LCT/DIR | OUT | When RW/SEEK designates RW, this works as LCT to indicate that the driver's read/write head selects a cylinder beyond #43. When RW/SEEK designates SEEK, this works as DIR to indicate seek direction (0 = outward 1 = inward). | | 37 | FLTR/STEP | OUT | When RW/SEEK designates RW this works as FLTA to reset the fault state of the drive. When RW/SEEK designates SEEK this works as STEP which is the seek step signal. OUTPUT TO GAFDDC. | | 35 | READY | IN | Indicates drive is ready. | | 34 | WPRT/2 SIDE | IN | When RW/SEEK designates RW, this works as WPRT to indicate that the drive or disk is write-protected. When RW/SEEK designates SEEK, this works as 2 SIDE which indicates that a doubted sided disk drive is being used. | | 17 | INDEX | IN | Indicates the physical start of tracks on the disk. | | 33 | FLT/TRKO | IN | When RW/SEEK designates RW, this work as FLT to indicate that the drive is in fault state. When RW/SEEK designates SEEK, this works TK00 to indicate that the read/write head is positioned at cylinder 0. | | 16 | TC | IN | Indicates the end of read or write cycle by system. | | 30 | WDATA | OUT | Clock and data bits to be written through the drive. | | 25 | WE | OUT | Enables the drive to write data, OUTPUT TO GAFDDC | | 21 | WCLK | IN | Write clock supplied to the drive from VFO circuit, 500KHz is used in FM mode and 1MHz in MFM mode. | | 23 | RDATA | IN | READ DATA from VFO. | | 22 | WINDOW | IN | Generated in VFO and used to sample RDATA, FDC synchronizes the data bits of RDATA with WINDOW in phase. | | 3 | WŔ | IN | Active low input used to write commands and parameters to 765. | | 2 | ₽D | IN | Active low input used to READ status and data from 765. | | 4 | ĊŚ | IN | Active low imput used to select the 765 for access by active CPU. | # **GAFDDC to 765 FDC Interface** The SD-543 quad-density drives use the custom GAFDDC IC, easily identified at 10A on the APX-ISYM board as an 80-pin flat-pack, to convert standard FDD control signals from the 765 into control signals usable by the drive. Table 2-33 provides a full description of GAFDDC inputs; the major timing signals for the GAFDDC are supplied from the following sources. - 1. CLK input (pin 40), used as a general purpose timing signal, is 1 MHz square wave from the VFO circuit. - 2. OSCK (pin 46), used for spindle motor timing, is SQW output from 146818 RTC. - 3. MS0 and MS1 (pins 56 and 57) are motor start pulses from the motor timing circuit. - 4. RES (pin 53) is the system reset pulse. - WTR (pin 35), used to select 40 or 80 track operation, is supplied by 8255 port C bit 1. FIGURE 2-62. GAFDDC TO 765 FDC CIRCUIT TABLE 2-33. GAFDDC PIN DESCRIPTION | PIN | SIGNAL | DIRECTION | DESCRIPTION | | | |----------|--------------------|-----------|-----------------------------------------------------------------------------------------|--|--| | 3-10 | AD0-7 | OUT | Tri-state bus output; not used in QX-16. | | | | 13-20 | SW0-7 | IN | Switch inputs; not used in QX-16. | | | | 11 | TEST | IN | Test input; tied to +5V. | | | | 36 | TER | IN | Test input; tied to +5V. | | | | 37 | TMS | iN | Test input; tied to ground. | | | | 26 | G | IN | Tri-states AD0-7, tied to +5V. | | | | 53 | RES | IN | Active high reset input. | | | | 46 | OSCK | IN | Clock for motor-on timing: RTC SQW signal. | | | | 40 | CLK | IN | Clock input (1MHz) supplied by SED9421. | | | | 65,79 | iDx0,IDX1 | IN | Index signals from SD-543 drives. | | | | 41 | INDX | OUT | Index signal output to 765 FDC. | | | | 49 | RDY | OUT | Ready signal output to 765 FDC. | | | | 30,32,39 | HÖLO,HÖL1.<br>HÖLD | _ | Head load signals; not used on QX-16. | | | | 66.80 | CIN0,CIN1 | IN | For 3.5" drive; not used on QX-16. | | | | 57,58 | M\$0,M\$1 | IN | Motor on signal from motor control circuit. | | | | 29.67 | MSTO, MST1 | OUT | Motor on signals to SD-543 drives. | | | | 54.55 | FD\$1.FD\$2 | IN | Sets drive type for output control signals. 1 = FD\$1 0 = FD\$2 | | | | 2,68 | TK00,TK01 | IN | Track 0 detect inputs for SD-543 drives, | | | | 47 | TRKO | OUT | Track 0 output signal to 765. | | | | 56 | SEEK | IN | Specifies seek mode when high and read/write mode when low. Connected to 765 | | | | 50 | STEP | IN | Moves R/W head one track per pulse. | | | | 51 | DIR | IN | Specifies direction of STEP operation. 0 = centrifugal (oul) 1 = centripetal (in) | | | | 44,45 | DS0,D\$1 | IN | Connected to 765; drive select signals. D\$0 DS1 DRIVE 0 0 FDD-A 1 0 FDD-B | | | | 61,62 | STP0,STP1 | OUT | Active low hold signal for R/W stepper motor. | | | | 69-72 | STQ 1-4 | OUT | R/W stepper motor drive outputs for FDD-A. | | | | 74-77 | ST1 1-4 | OUT | R/W stepper motor drive output for FDO-B. | | | | 35 | WTR | IN | Specifies 48 TPI or 96 TPI mode. Controlled by 8255 Port C bit 1. 0 = 48 TPI 1 = 96 TPI | | | TABLE 2-33. GAFDDC PIN DESCRIPTION (Continued) | PIN | SIGNAL | DIRECTION | | Ď | ESCRIPTIO | N | | |-------|-----------------|-----------|--------------------------------------------------------------------------------------|--------------|----------------------|-------------|-------------| | 31 | SWFL | ſυQ | Controls time constant of read amplifiers. 0 = tracks 0-42 1 = tracks 43-79 | | | | | | 27,28 | SELÖ,SELI | OUT | Enables FDD | )-A and lur | ns on drive | select LED. | | | 24,25 | SEL2,SEL3 | OUT | Enables FDD-B and turns on drive select<br>Selects proper channel for VFO data input | | | | | | | | | | SEL0 | SEL1 | SEL2 | SEL3 | | | | | FDD-A<br>FDD-B<br>NONE | 0<br>1<br>1 | 1<br>0<br>0 | 1<br>0<br>1 | 0<br>1<br>0 | | 22 | $\overline{WG}$ | OUT | Active low w | rite gate si | gnal. | | | | 42 | WEN | IN | Active high | write enable | s from 765. | | | | 21 | ERS | OUT | Erase timing | signal. | | | | | 34 | WPR\$ | IN | Selects polarity of write protect signals; tied to +5V. | | | | | | 64.78 | WPR0-1 | IN | Write protect signals from drives. | | | | | | 48 | WPRT | ou⊤ | Write protect signal for 179X series FDC, not used on QX-16. | | | | | | 38 | WP2S | ou- | Write protect | /two side s | ignal to <b>76</b> 5 | | | #### **GAFDDC to SD-543 Interface** The GAFDDC does not control the drives in the conventional daisy-chained configuration. It uses two sets of identical signals which are used to control the drives via connectors CN6 and CN7. These control the read/write head positioning, motor on timing and drive select functions. Inputs from each drive consist of index pulses, track 00 indication, and write project status. There are three common control signals which control erase timing (ER), valid write condition ( $\overline{WG}$ ) and side select (SIDE from the 765). The data written to the drives is still supplied by the FDC through the circuit composed of IC 11D and 12D. IC 11D acts as a divide-by-two circuit and provides complementary signals to the enable circuit composed of IC 12D. The two AND gates disable any signals when the $\overline{\text{WG}}$ signal (10A pin 22) is high, which indicates that a write protect condition is in effect. FIGURE 2-63. GAFDDC TO SD-543 INTERFACE CIRCUIT # **VFO Data Separation** The SED9421COB variable frequency oscillator (VFO) at 11B (Figure 2-64) separates the data and clock pulses from the raw data read from the disk. Data received from the active drive via the select circuit at IC 10B is input to the VFO at pin 5, where the window (WND) and data (RD) signals are separated before being input to the 765 at pins 22 and 23, respectively. The VFO is also responsible for generating all timing signals for the FDC and GAFDDC chips. The clock signal used for all output timing signals (WCLK, 01 and 02) is generated by an internal oscillator circuit, and its frequency (16 MHz) is set by crystal CR2. (Refer to Table 2-34, and Chapter 6 for more details on the VFO integrated circuit.) FIGURE 2-64. SED9421COB VFO CIRCUIT TABLE 2-34. SED9421COB PIN DESCRIPTION | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | | |---------|----------|-----------|-----------------------------------------------------------------------------------------------------|--| | 1<br>2 | XG<br>XD | IN | Inputs for 16MHz quartz crystal. | | | 3 | 01 | OUT | Clock output to 765 FDC (1MHz square wave). | | | 5 | FD DATA | lN | Read data from disk drive | | | 6 | WINDOW | OUT | Data window signal supplied to 765 for separating data and clock pulses. | | | 7 | DATA | TUO | Data signal supplied to 765. This signal is combined clock and data pulses. | | | 8 | MFM/FM | IN | Selects recording method. QX-16 always uses double-density (MFM). This input is pulled high by R24. | | | 9 | MIN/STD | IN | Selects drive speed for 5 1/4" or 8" drives. This input is always high for SD-543 drives. | | | 10 | VSS | _ | Ground terminal | | | 11 | CONTROL | IN | Control voltage input to VFO circuit. | | | 12 | OFFSET | IN | Offset input to set frequency of VFO. | | | 14 | WCLK | OUT | Write clock for 765. (1MHz square wave) | | | 15 | 02 | OUT | Clock output for 179X type FDC; not used on QX-16. | | | 18 | VDD | _ | +5V supply terminal | | #### **FDD Motor Control Circuits** The FDD motor control signal is generated by the circuit composed of IC 21B, 23B, 24B, and 25B (Figure 2-65). When the CPU writes to the I/O address 30H, the output of IC 24B pin 4 goes high, which starts the two LS393 counters at 21B and 25B. The counters are clocked by the SOW output from the RTC and the count continues until the output on pin 8 of 21B goes high. FIGURE 2-65. FDD MOTOR CONTROL CIRCUIT #### **FDC Status Port** Figure 2-66 shows the status port for the FDC, which can be read as port 30H. Three signals from the FDC circuit can be read from this port: - 1. Bit 0 (pin 2 of 20A) allows you to read the INT output (13A pin 8) from the FDC. This signal is low to indicate a pending interrupt. - Bit 1 (pin 3 of 20A) is the motor on status. This signal is low when the motor is on. - 3. Bit 3 (pin 5 of 20A) is the ready signal. This signal is high when the floppy disk drives are ready for operation. FIGURE 2-66. FDC STATUS PORT CIRCUIT ## 2.3.4.6 146818 Real Time Clock (Figure 2-67) The real time clock (RTC) updates the time and calendar display, providing a means for programming real-time system interrupts and alarms, and includes a 50-byte RAM. The RTC is battery-backed by a NiCd cell connected to CN13, and continues to operate when the main power is turned off or disconnected. The RAM is typically used to store machine configuration data. A 32.768 KHz crystal is used for the internal oscillator circuit. This value is divided to enable clock updates every second. Three types of interrupt can be generated: - 1. The most commonly used interrupt is the update interrupt, which tells the host CPU that the update cycle is complete. - 2. A periodic interrupt, ranging from once every 30 microseconds to once every 500 milliseconds, may be programmed into internal registers of the RTC. - 3. An alarm interrupt, which generates an interrupt request when the programmed alarm values coincide with the current hour, minute, and second, may also be programmed. The 50-byte RAM is accessed by assigning the address value to port 3DH and reading or writing the selected data on port 3CH. These values are retained until changed or until the battery discharges to less than 3 volts. The SQW output from the 146818 chip is a programmable rate square wave generator. This signal is used as an input to the FDD motor control circuit. FIGURE 2-67. 146818 REAL TIME CLOCK CIRCUIT. TABLE 2-35, 146818 REAL TIME CLOCK PIN DESCRIPTION | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | | |---------|--------------|-----------|-----------------------------------------------------------------------------------------------------------------------|--| | 2<br>3 | OSC1<br>OSC2 | IN | Input terminals for 32.768KHz crystal | | | 20 | CKFS | !N | Specifies divider for CKOUT signal. Connected to ground | | | 23 | SQW | OUT | Programmable square wave output used for floppy disk motor control circuit. | | | 4-11 | AD0AD7 | IN/OUT | Multiplexed address and data lines. Address is output to port 03DH and data can be read from or written to port 03CH. | | | 14 | AS | IN | Address strobe input. Used to latch contents of AD0-AD7 into address latch. | | | 17 | DS | IN | Data strobe input. Active low input used to read from or write to AD0-AD7 | | | 15 | R/W | IN | Selects whether data will be read or written when data strobe input is low. | | | 13 | ÇE | IN | Active low input used to select device for addess by active CPU | | | 19 | IAQ | OUT | Interrupt request output. Active low to signal an interrupt condition. | | | 18 | RES | IN | Active low reset input. | | | 22 | PS | IN | Power sense input. Connects to CMOS battery supply to detect low-voltage condition. | | # 2.3.4.7 8237 Programmable DMA Controller (Figure 2-68) Two 8237 programmable direct memory access (DMA) controllers (10F and 8F) are utilized to provide fast, efficient transfer of data from I/O devices to memory, or vice versa, without intervention by the host CPU. (The host CPU is held in an inactive state while the DMA transfer occurs.) Each controller normally provides four independent DMA channels (Table 2-36). The DMA controllers are linked in a master slave relationship, with 10F as master and 8F as slave, by connecting the hold request (HRQ) output, pin 10 of 8F, with the DMA service request (DRQ4) input, pin 16 of 10F, and the hold acknowledge (HAK) input, pin 7 of the slave, with DMA acknowledge (DAK4) output, pin 15 of the master (Table 2-37). FIGURE 2-68. 8237 DMA CONTROLLERS TABLE 2-36. DMA CHANNEL ASSIGNMENTS | CHANNEL | | CONNECTION | PRIORITY | | |---------|---|-------------------------------------------|----------|--| | | 1 | 765 Floppy Disk Controller | High | | | Master | 2 | APX-IGGS | i | | | | 3 | Option slots (One of OP #1 through OP #3) | Ī | | | | 4 | Slave DMA Controller | l | | | | 1 | Option slots (OP #1) | | | | Slave | 2 | Option slots (OP #2) | | | | | 3 | Option slots (OP #3) | <b>†</b> | | | | 4 | Unused | Low | | TABLE 2-37, 8237 DMA CONTROLLER PIN DESCRIPTION | TABLE 2-37. 8237 DMA CONTROLLER PIN DESCRIPTION | | | | | |-------------------------------------------------|---------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | | | 6 | READY | IN | Used to expand memory read/write pulse output from 8237 to adapt to a low-speed memory or I/O device. | | | 7 | HLA | IN | Active high signal indicating the CPU has released control of the system bus. | | | 16:19 | DREGO DREGS | IN | DMA request signals which peripheral devices use to receive DMA service through asynchronous channels. DREQ must be maintained until DMA becomes active. | | | 24.25<br>14.15 | DACKO-DACK3 | OUT | Acknowledge signals to DMA request which inform specific peripheral devices of acceptance of DMA request. | | | 9 | ADEN | OUT | Enables the latch holding the most significant eight bits of address to output them to the address bus. | | | 8 | ADSTB | OUT | Strobes an external latch for the most significant byte of address. | | | 10 | HRQ | OUT | Hold request signal to the CPU bus request circuit. | | | 36 | EOP | IN/OUT | Information on completion of DMA service is available at this terminal. Signal EOP is generated internally or externally. This terminal is connected high through a pushup resistor to prevent entry of spurious signals. | | | 21-23<br>26-30 | DB0—DB7 | IN/QUT | During DMA cycle, the most significant eight bits of address are output to the data bus and placed in an external latch, strobed by ADSTB. | | | 32 35 | A0 A3 | IN/OUT | During idle cycle: Addresses the control register loaded or read.<br>During active cycle: Provides the least significant four bits of<br>output address. | | | 37-40 | A4—A7 | OUT | Provides the most significant four bits of address, permitted only during DMA service. | | | 1 | ĪŌR | IN | Active low signal used to read status information from 8237 | | | 2 | ĪŌW | IN | Active low signal used to write configuration and address information to 8237. | | | 3 | MR | OUT | Active row signal used to read data from memory into I/O device. | | | 4 | MW | OUT | Active low signal used to write data that has been read from I/O device into memory. | | | 11 | <del>cs</del> | IN | Active low signal used to select 8237 for access by CPU. | | #### **DMA I/O Selector** IC 16F, an LS138 1-of-8 decoder (Figure 2-69), is used to select the DMA controllers. The Y4 output (pin 11) is active low when the CPU outputs any address in the range of 40H to 4FH; the Y5 output (pin 10) is low when the CPU outputs an address in the range of 50H to 5FH. The outputs of the decoder are inactive (high) when either of the DMA controllers outputs a high address enable (ADEN) signal. FIGURE 2-69. DMA I/O SELECTOR CIRCUIT ### **DMA READY Control Circuit** All of the DMA channels in the QX-16 are used for I/O-to-memory transfers. To provide adequate margin for read/write timing when providing DMA support to slower devices, the READY control circuit (Figure 2-70) temporarily makes the DMA controllers READY signals (pin 6) active low for a period of two clock cycles during each read or write operation by the DMA controllers. FIGURE 2-70. DMA READY CONTROL CIRCUIT ## **DMA Transfer Sequence** The operation sequences in I/O-to-memory and memory-to-I/O DMA transfers are very similar for Z-80A and 8088 operation. In Z-80A mode, DMA transfer is possible when a low BRQ bus request signal (pin 23 of 18C) enables Z-80A use of the system bus, and the Z-80A outputs a low BAK (pin 25) acknowledgement. In 8088 mode, DMA transfer is possible after the 8088 requests control of the system bus with a high HQLD signal (pin 31 of 16C), to which the 8088 responds with a high HLDA (pin 30). Thereafter, the transfer sequence is similar, as follows: - A DMA service request is supplied by an external I/O device by raising its corresponding 8237 DRO input to a high level. - The 8237 determines the validity of the request and outputs an active high HRQ signal to the CPU control circuit, requesting control of the system bus from the active CPU. (Refer to Figure 2-71.) - The CPU switches the bus output and control lines to high impedance and outputs the acknowledge signal to the CPU control circuit. - 4. When the HLA input is brought high, the 8237 gains control of the bus and outputs a high ADEN signal to put the memory address on the bus. The 8237 also latches the high-order address byte to the external address latch (13E for the master, 12E for the slave) with the ADSTB signal. - The 8237 outputs the DAK signal to select the requesting I/O device. - 6. The 8237 activates the MR line to read data from memory and load it into the I/O device, or the MW line to read data from the I/O device and load it into the memory address. - The end-of-process (EOP) signal is output at the completion of the DMA cycle. FIGURE 2-71. DMA TRANSFER SEQUENCE TIMING DIAGRAM #### 2.4 APX-IGGS CIRCUIT BOARD The APX-IGGS circuit board provides all the necessary hardware for an 80-column by 25-line alphanumeric display or a 640 by 400 pixel graphics display. This board employs two LSI devices that provide the system bus interface, video timing signals, and control signals to manage 128K bytes of memory. ## 2.4.1 APX-IGGS Overview (Figure 2-72) The RAM used on the APX-IGGS circuit board is isolated from the system bus of the QX-16 by the 7220 graphic display controller (GDC), separating the video RAM (VRAM) from the 512K system memory. The 7220 GDC is responsible for generating most of the timing signals for the GAAPGD, based on its initialization values. (The GDC also performs other high-level functions under CPU control.) The GAAPGD LSI gate array performs most memory control functions and translates the VRAM data to video signals. The GAAPGD receives input signals from the 7220 and converts these to VRAM timing control signals for the RAM chips and the APX-IGGS internal bus control devices. The VRAM circuitry consists of the memory devices and the bus control gates which direct the flow of information between the 7220 and the character generator. The memory is organized as 64K x 16 bits. The 16 bits of output data from the VRAM are latched and input to the character generator, which feeds the proper dot information into the GAAPGD for conversion to the video signal. The character generator circuit is composed of two latches, which store the VRAM data; the character generator EPROM; and the output buffers, which select whether the RAM data are input to the GAAPGD directly, in graphics mode, or to the character generator, in alphanumeric mode. FIGURE 2-72. APX-IGGS BLOCK DIAGRAM # 2.4.2 APX-IGGS System Interface (Figures 2-73 through 2-75) The system interface circuitry decodes all I/O requests sent to the APX-IGGS circuit board, and selects the appropriate devices for access. This circuit also provides support for DMA mode transfers to the 7220 GDC. ICs 2A and 3A provide gating for the I/O read and write signals (IORD and IOWR), which are applied to pins 9 and 10, respectively, on the 7220 GDC. The gated read signal on pin 6 of 2A is also used to switch the direction of the LS245 (1B) bus transceiver. The output of IC 2A pin 6 provides the gating signal; this output is high whenever a read or write to port 038H or 039H is issued by the active CPU, or a DMA transfer acknowledge occurs. ICs 2A, 3A, and 4A are used to implement the I/O address decoder for the APX-IGGS board, which is mapped to the addresses 02AH, 038H, 039H and 03AH. Port 02AH is used to decode the type of display board installed in the system. When port 02AH is accessed by a read or write command, the 2Y0 output on pin 9 of 4A pulls bit 0 on the data bus to ground, signifying that an APX-IGGS circuit board is installed. The 1Y0 and 1Y1 open-collector outputs of 4A on pins 6 and 7 are tied together and used to enable the $\overline{\text{IORD}}$ and $\overline{\text{IOWR}}$ signals when the active CPU accesses port 038H or 039H. The 1Y2 output on pin 5 is active low when port 03AH is accessed, and is used to write bit 7 and the lower four bits of the data bus into the GAAPGD gate array. ICs 2A, 6A, and 7A are used to implement DMA transfer handshaking logic. The DMA acknowledge input (DACK2) is normally high and applied to pin 1 of IC 6A. This enables the DREQ2 output on pin 3 to go low whenever the 7220 requests DMA service. When the request is acknowledged, pin 1 goes low and the output on pin 3 returns to high. FIGURE 2-73. APX-IGGS SYSTEM INTERFACE CIRCUIT FIGURE 2-75. SYSTEM DMA READ/WRITE TIMING ## 2.4.3 7220 Graphic Display Controller (Figures 2-76 through 2-79) The 7220 GDC is an advanced, LSI peripheral chip, which generates a high-resolution raster display and manages the display memory. The GDC is also responsible for carrying out high-fevel commands issued by the active CPU on the APX-ISYM board for graphics and display functions such as zoom, scrolling, and figure drawing. The 2CCLK input on pin 1 of the GDC is a 4 MHz signal output from pin 9 of the GAAPGD. The signal originates at oscillator CR1 (16 MHz). In the QX-16, the 7220 is an I/O device mapped to two different addresses. The $\overline{\text{RD}}$ and $\overline{\text{WR}}$ signals are brought low by the system interface whenever the active CPU accesses port 038H or 039H. The 7220 does not have a chip select input; access to the internal registers is determined by the status of address bit A0 when RD and WR lines are made active low. (Refer to Table 2-38 for internal register selection.) Lines AD0-15 on the 7220 are multiplexed address and data lines used for display generation and VRAM updating. The RAS output on pin 6 of the 7220 is used to latch the display address into the external address latches and to generate proper timing of the memory signals by the GAAPGD. When the DBIN output on pin 2 of the GDC is low, the GAAPGD and the bus transceivers are signaled that the 7220 is requesting data at the specified location for a display memory update cycle. The timing signals for the raster display are output from the 7220 to the GAAPGD for output to the CRT. VSYNC is the vertical synchronization signal used to reset the scan of the CRT to the upper left corner. HSYNC is the horizontal synchronization signal used to reset the scan of the CRT to the left side to prepare for the next scan. Display attribute control is performed by the GAAPGD, and the GDC outputs the ATB.CLC signal which supplies the timing for the blinking attribute. Organization of the display memory for graphic, text, or mixed mode is controlled by the GAAPGD based on the BLANK and CSR IMG signals output by the GDC. Character mode is selected when CSR IMG is low during an active blanking cycle; graphic mode is selected when CSR IMG is high during blanking. FIGURE 2-76, 7220 GDC BLOCK DIAGRAM TABLE 2-38, 7220 REGISTER SELECTION | <br>A0 | RD | WR | MODE | |--------|----|----|-----------------------| | 0 | 0 | 1 | Reads status flag | | 1 | 0 | 1 | Reads data (from GDC) | | 0 | 1 | 0 | Writes parameter | | 1 | 1 | 0 | Writes command | # TABLE 2-39, 7220 PIN DESCRIPTION | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | | |---------|------------------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 22-34 | AD0-AD12 | IN/OUT | Bidirectional address bus lines | | | 35-37 | AD13 (LC0)<br>AD14 (LC1)<br>AD15 (LC2)<br>AD16 (LC3) | IN/OL T | During graphic and character-graphic mixed mode: address bus lines. During character mode: line counter. | | | 12-19 | DB0-DB7 | IN/OUT | Bidirectional data bus | | | 6 | FIAS | OUT | Memory control signal output from GDC to VRAM, also used as the timing signal to latch address. CAS is generated from this | | | 38 | AT BLINK-CLC | ООТ | During blanking time (BLANK signal output): Clears the tine counter. During tracing time (video signal output): Outputs attribute blinking timing signals. | | | 39 | CSR-IMAGE | OUT | During blanking time (BEANK signal output): Outputs cursor mark. During tracing time (video signal output): Outputs character/graphic area switching timing signal. | | | 11 | A0 | IN | Connected to an address line of the CPU and used to designate internal registers. | | | | | | A0 RD WR FUNCTION | | | | | | 0 0 1 Read status flag 1 0 1 Read data 0 1 0 Write parameter 1 1 0 Write command | | | 8 | DACK | IN | Supplied from the DMA controller to enable the GDC to distinguish between read and write performed by DMA. | | | 7 | DREQ | OUT | DMA request | | | 2 | DBIN | OUT | Memory control signal output from the GDC to VRAM (timing signal used to put VRAM output to the data bus). | | | 4 | V.SYNC | OUT | Vertical sync signal | | | 3 | H.\$YNC | OUT | Horizontal sync signal | | | 5 | BLANK | OUT | Blanking signal output during horizontal refrace time, vertical retrace time, time between execution of SYNC and START commands, and draw execution time. | | | 1 | 2XCCLK | IN | Supplied from an external dot clock generator. The clock frequency is determined by the relationship between the horizontal resolution in dots and the horizontal scanning time (4MHz). | | | 9 | RD | IN | Used in combination with A0 to read status and data from 7220. | | | 10 | WR | IN | Used in combination with A0 to write commands and parameters to the 7220 | | FIGURE 2-77. VRAM TIMING DIAGRAM FIGURE 2-78. DISPLAY MODE TIMING DIAGRAM # 2.4.4 GAAPGD LSI Gate Array (Figure 2-79) The GAAPGD LSI gate array receives input signals from the 7220 and the active CPU and converts these to VRAM timing control signals for the RAM and APX-IGGS bus control devices. Control of the VRAM on the APX-IGGS board is dependent upon the hardware zoom register, accessed as port 03AH. When the zoom register is accessed, the lower four bits (ZOM 0-3) and bit 7 (STOP) of the data bus are written into the GAAPGD gate array. Bits 0-3 are used for controlling the row and column counters, and bit 7 is used to disable the video output signals from the GAAPGD. The RASI (pin 2) and DBIN (pin 3) inputs are used to generate the memory timing signal outputs from the GAAPGD. MPXN (pin 47) is used as the enable signal for the column address latch (3B). MPXP is the enable signal for the row address latch (2B). These signals are used in conjunction with the RASO and CASO signals to strobe in the row and column addresses for the VRAM. Write enable (WE) is used to write the 7220 bus data into the VRAMs. The output enable (OE) signal is used to read the contents of the VRAMs onto the bus during display or update cycles. The DLAT signal (pin 38) is used to latch the data from the VRAMs into the VRAM data latches (ICs 8C and 9C). The LGTI, RVS, SCRT and BLINK inputs (pins 39-42) are the attribute inputs to the GAAPGD from the VRAM data latch (9C). Outputs LCO-3 (pins 33-35 and 37) are supplied from the line counter circuitry to the character generator (6D) when the display is in character mode. The IMG output on pin 22 is active low during the character display mode to enable the outputs of the character generator; this output is high during graphic mode. The HB and LB signals (pins 22-23) are used to successively load the high and low bytes of the VRAM data latches into the GAAPGD during graphics mode operation. The video dot patterns loaded into the GAAPGD by the IMG, HB and LB signals are shifted out of the VIDE output on pin 21. If the display is in graphics mode, the highlight signal LGTO (pin 20) is low; LGTO is active high when the display is in character mode and the high intensity or bright attribute is set. VSOT and HSOT are the vertical and horizontal synchronization signals, respectively. The VIDE, LGTO, VSOT and HSOT signals are all disabled when the STOP (bit 7) input is high during a write to port 03AH. FIGURE 2-79. GAAPGD LSI BLOCK DIAGRAM TABLE 2-40. GAAPGD PIN DESCRIPTION | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | | |----------|--------|-----------|---------------------------------------------------------------------------|--| | 1 | CLKI | IN | Clock input from CR1, | | | 2 | RASI | IN | HAS memory timing signal from 7220 | | | 3 | DBIN | IN | Used to read data from VRAM into 7220. | | | 9 | ÇLKO | OUT | CLKI input frequency is divided by four and applied to 7220 2xCCLK input. | | | 48 | RASO | 100 | RAS timing signal for VRAM devices. Based on RASI input. | | | 47 | MPXN | OUT | Active low signal to enable column address latch onto VRAM address bus. | | | 46 | MPXP | OUT | Active low signal to enable row address letch onto VRAM address bus. | | | 45 | CASO | OUT | CAS timing signal for VRAM devices. | | | 44 | WE | OUT | Write enable signal for VRAMs. | | | 43 | OE | OUT | Active low to read contents of VRAM. | | | 38 | DLAT | OUT | Latches VRAM data into 8C and 9C. | | | 7 | HSYN | IN | Horizontal sync signal from 7220 | | | 8 | VSYN | IN | Vertical sync signal from 7220. | | | 4 | BLANK | IN | Blanking signal from 7220 | | | 5 | ATCL | IN | Altribute clock signal from 7220. | | | 6 | CSIM | IN | Cursor/display mode signal from 7220 | | | 16-19 | ZOM0-3 | IN | Zoom port inputs from data bus. | | | 15 | STOP | IN | Stop signal; latched-in with zoom value. | | | 14 | ZWR | IN | Zoom port clock input; active low. | | | 21 | VIDÈ | OUT | Video dot signal to CRT. | | | 20 | LGTO | our | Intensity signal for CRT. | | | 10 | HSOT | OUT | Horizontal sync output to CRT. | | | 11 | VSOT | OUT | Vertical sync output to CRT. | | | 33-35,37 | LC0-3 | OUT | Line counter outputs for 2764 character generator. | | | 22 | IMG | OUT | Enables character generator outputs in alphanumeric mode. | | | 24 | LB | OUT | Enables fow byte of graphics word into GAAPGD. | | | 25 | нв | OUT | Enables high byte of graphics word into GAAPGD. | | | 42 | LGTI | IN | Highlight attribute signal. | | | 41 | RVS | IN | Reverse attribute signal. | | | 40 | SCRT | IN | Secret attribute signal. | | | 39 | BLINK | IN | Blinking attribute signal. | | # **2.4.5 VRAM Memory Circuit** (Figure 2-80) The VRAM circuit is used to store the contents of the display image in graphics mode and the character code and attribute data in alphanumeric mode. The circuitry consists of the memory devices, address latches and the bus transceivers. The row and column address latches hold the display memory address during VRAM memory cycles. The address is latched in by the RAS signal (1C pin 6) and the outputs of the latches are selectively enabled to coincide with the RASO and CASO signals from the GAAPGD. The bus transceivers (ICs 4B and 5B) are used to control the direction of information between the GDC and the VRAMs. These devices are enabled by the RASO signal (IC 3C pin 48) while the memory address is being loaded into the RAMs by the RAS and CAS control lines. The direction is selected by the DBIN signal from the GDC, which is active low when it is reading from display memory. The memory devices are very similar to those used on the APX-ISYM circuit board, with the exception of the output enable ( $\overline{OE}$ ) pin. This active low signal is required for controlling the common data input/output lines, and is generated by the GAAPGD to enable the RAMs when the GDC needs information, or when data is to be output to the display. Table 2-41 describes the function of the memory address bits for character and graphic modes. MODE IC6B IC7B IC8B IC9B CHARACTER ASCII VALUE BRIGHT REVERSE FLASHING SECRET GRAPHIC LSB GRAPHICS WORD MSB TABLE 2-41. APX-IGGS VRAM CHIP FUNCTIONS FIGURE 2-80. APX-IGGS VRAM CIRCUIT ## **2.4.6 Character Generator Circuit** (Figure 2-81) The character generator circuit provides the switching circuitry to output the VRAM information to the GAAPGD gate array as graphic or character data. The two latches (IC 8C and 9C) store the VRAM data when the DLAT signal (3C pin 38) goes to high. The display mode programmed into the 7220 controls how the data stored in the latches is interpreted. The BLANK and CSR.IMG signals, output by the GDC control circuit, indicate which mode is in effect. When character mode is selected, the content of latch 8C is interpreted as ASCII character code, and its value is supplied to the character generator address lines A4-A11. Four bits of latch 9C are used as the attribute data for the selected character. Line counter outputs from the GAAPGD are applied to the character generator address bits A0-A3. The GAAPGD chip brings the IMG output (pin 22) low to enable the character generator outputs to be read into the DOT A-H inputs (pins 25-32). Eighty consecutive addresses are repeated 16 times and the line counter value is incremented each time to form one alphanumeric display row. At the end of this process the display row counter is incremented and the process repeats itself for the next alphanumeric display line. This process occurs 24 or 25 times, depending on the display format (80 $\times$ 24 or 80 $\times$ 25). When graphic mode is selected, the data in latch 8C is read into the GAAPGD when the LB output (pin 24) goes low. The data in latch 9C is read into the GAAPGD when the HB output (pin 23) goes low. This process is repeated for 40 consecutive addresses to create one scan line. At this point the display row counter is incremented and the process repeats for the next scan line. In graphic mode this process repeats itself 400 times for each display frame. FIGURE 2-81. APX-IGGS CHARACTER GENERATOR CIRCUIT # 2.4.7 APX-IGGS Output Circuit (Figure 2-82) The APX-IGGS output circuit, composed of ICs 5A, 6A, 7A, and 8A, combines its outputs with those of the APX-ICRT board. The VIDE, LGTO, VSOT, and HSOT outputs from the GAAPGD are all set high when the STOP input (bit 7) is high during a write to port 03AH. (Refer to Section 2.5.4.) This allows the APX-ICRT outputs, listed in Table 2-42, to drive the LS541 buffer. The APX-ICRT outputs are disabled when bit 7 is low during a write to port 03CFH. For a more detailed description of this port, refer to Section 2.5 and Chapter 6. TABLE 2-42. APX-IGGS VIDEO INPUT SIGNALS\* | CN1 PIN | SIGNAL NAME | FUNCTION | |---------|--------------------|--------------------| | 1 | GND | Signal ground | | 2 | $\overline{V.S}$ . | Vertical sync | | 3 | H.S. | Horizontal sync | | 4 | Ē | Blue video signal | | 5 | G | Green video signal | | 6 | R | Red video signal | | 7 | ī | Intensity signal | | 8 | N/C | No connection | <sup>\*</sup>All inputs to the APX-IGGS are from the APX-ICRT board. FIGURE 2-82. APX-IGGS VIDEO OUTPUT CIRCUIT #### 2.5 APX-ICRT CIRCUIT BOARD The APX-ICRT circuit board provides all the necessary hardware to emulate the monochrome and color video display circuitry of the IBM PC. This board employs three LSI devices to provide system bus interfacing, video timing, and control signals to manage 32K bytes of video memory. (Refer to the APX-ICRT schematic, Figure 6-66.) ## 2.5.1 APX-ICRT Overview (Figure 2-83) The APX-ICRT board uses the HD46505 CRT controller (6845 compatible), a 2764 8K character generator, four 16K x 4 bit 81416 VRAMs, and the GAIBVA and GAIBVD gate arrays, which fetch display data from the VRAM based on control signals generated by the 46505. Figure 2-83 diagrams the connection of the VRAMs to the QX-16 system bus via the GAIBVA at 2D and the GAIBVD at 2F. The VRAMs are organized as 16K x 16 bits: the 16 bits of output data are input to the GAIBVD gate array for conversion to the video signal. VRAM memory is separate from the 512K system memory, and the devices used on the APX-ICRT board are different from those used on either the APX-ISYM or APX-IGGS boards. The 46505 generates most of the timing signals for the GAIBVA and GAIBVD LSI gate arrays based on its initialization values. The GAIBVA and GAIBVD do most of the memory control and translate the VRAM data to video signals. The character generator stores the character matrix patterns. This EPROM receives the character address from the GAIBVD and the row address from the 46505. The character patterns are input to the GAIBVD. FIGURE 2-83. APX-ICRT BLOCK DIAGRAM ## 2.5.2 APX-ICRT System Interface The system interface circuit (ICs 1E and 1F) buffers the incoming bus control signals and the multiplexed AD0-AD7 signals. The GAIBVA gate array buffers the remaining address and control lines. IC 1F is always enabled to buffer the incoming control and timing signals to the GAIBVA chip. IC 1E (ALS 245) is enabled by the GAIBVA and the bus direction is determined by the 8088 DT/R line, which is buffered by IC 1F. All I/O registers, except the internal registers of the 46505, are contained in the GAIBVA and GAIBVD LSIs. #### 2.5.3 46505 CRT Controller The 46505 CRT controller (CRTC) generates display memory addresses, row addresses for the character generator, display timing, and cursor signals, enabling the APX-ICRT board to provide all the functions of the IBM monochrome and color graphic display hardware. In conjunction with the advanced gate array circuits, the CRTC is able to provide additional display modes (Table 2-43). The 46505 uses a different clock rate depending upon which display mode has been programmed. When the display mode is 40 characters per line, the clock input of the CRTC is 1 MHz. This value is switched to 2MHz when 80 character mode is selected. The CLK input on pin 21 of the CRTC is output from pin 40 (CCLK) of the GAIBVD and originates at oscillator CR1. The 46505 is used as an I/O device in the QX-16, and is mapped to two different sets of addresses, depending upon whether the monochrome or color board is being emulated: the CRTC is mapped to I/O addresses 03B4H-03B5H for monochrome board emulation and addresses 03D4H-03D5H for color board emulation. Mapping is controlled by the GAIBVA gate array. The 46505 has eighteen internal registers, which are accessed by setting the register number in the index register at port 03B4H or 03D4H (depending on mode). The data value for the selected register is accessed through port 03B5H or 03D5H (Table 2-44). | PIN NO. | NO. SIGNAL DIRECTION | | DESCRIPTION | | | |---------|----------------------|--------|----------------------------------------------------------------------------------------|--|--| | 1 | Vss | | Ground | | | | 2 | RES | lИ | Reset signal input | | | | 3 | LPSTB | IN | Light pen strobe signal input. Not used in the QX-16. | | | | 4.17 | MA0-MA13 | OUT | VRAM memory address signals. | | | | 18 | DISPIMG | OUT | Active high timing signal used to define active display area | | | | 19 | CUDISP | OUT | Active high cursor timing signal. | | | | 20 | Vcc | | + 5V supply connection. | | | | 21 | CLK | IN | Timing clock supplied by GAIBVD.<br>1MHz 40 column display<br>2MHz, 80 column display | | | | 22 | R/W | IN | Read/write signal from GAIBVA. | | | | 23 | Ε | IN | Enable signal for read/write operations. | | | | 24 | R\$ | 8N | Register select signal supplied by GAIBVA. | | | | 25 | ĊŜ | IN | Active low chip select signal. | | | | 26 33 | D0- 7 | IN/OUT | Bidirectional data bus signals. | | | | 34-38 | RAO RA4 | OUT | Row address signals for gate arrays and character generato to select correct scan row. | | | | 39 | HSYNC | QUT | Horizontal sync output to GAIBVD. | | | | 40 | VSYNC | OUT | Vertical sync output to GAIBVD. | | | TABLE 2-43, 46505 PIN DESCRIPTION TABLE 2-44, 46505 CRTC REGISTER SELECTION | cs | ADDRESS<br>CS RS REGISTER | | REGISTER | REGISTER | DDOCDAN | DEAD | WRITE | | | | D. T. | | | *************************************** | ********** | |----|---------------------------|-------|----------|-----------------------------|--------------------------------------------|------|-------|----------|-----------------------------------------|------------|-----------|-----------------------------------------|-----------------------------------------|-----------------------------------------|------------| | CS | no | 43210 | MEGISTER | NAME | PROGRAM<br>UNIT | HEAU | WHILE | 7 | 6 | 5 | DATA<br>4 | 3 | 2 | 1 | 0 | | 1 | Х | xxxxx | | • | <u>-</u> | _ | _ | | | | | | | | | | 0 | 0 | xxxx | AR | Address register | _ | x | 0 | <u> </u> | | | | | | | | | 0 | 1 | 00000 | R0 | Horizontal total* | Character | х | 0 | | | | | | | | | | 0 | 1 | 00001 | R1 | Horizontal displayed | Character | x | 0 | - | | | | | | | | | 0 | 1 | 00010 | R2 | Horizontal sync position* | Character | x | 0 | | *************************************** | | | | | | | | 0 | 1 | 00011 | R3 | Sync width | Vertical-register,<br>Horizontal-Character | x | 0 | wv3 | wv2 | wv1 | wvo | wh3 | wh2 | wh1 | wh0 | | 0 | 1 | 00100 | R4 | Vertical total* | Line | х | 0 | | | | | | | | | | 0 | 1 | 00101 | R5 | Vertical total adjust | Raster | × | 0 | | | | | | | | | | 0 | 1 | 00110 | R6 | Vertical displayed | Line | x | 0 | | | | | , | | | ļ | | 0 | 1 | 00111 | R7 | Vertical sync position* | Line | х | 0 | | | | | | | | | | 0 | 1 | 01000 | R8 | Interface and skew | _ | Х | 0 | C1 | CO | D1 | DO | | | | | | 0 | 1 | 01001 | R9 | Maximum raster address | Raster | х | 0 | | | | | | | | | | 0 | 1 | 01010 | R10 | Cursor start raster | Raster | х | 0 | | В | Р | | *************************************** | | | - | | 0 | 1 | 01011 | R11 | Cursor end raster | Raster | x | 0 | | | | | | | | ļ <u>.</u> | | 0 | 1 | 01100 | R12 | Start address (H. | _ | 0 | 0 | | ************ | ********** | | | *************************************** | | | | 0 | 1 | 01101 | R13 | Start address (L. | | 0 | 0 | | | | | | | | | | 0 | 1 | 01110 | R14 | Cursor (H) | _ | 0 | 0 | ļ | | | | | | | <u> </u> | | 0 | 1 | 01111 | R15 | Cursor (L) | _ | 0 | 0 | | | | | | | | | | 0 | 1 | 10000 | R16 | Light pen (H)<br>(not used) | - | 0 | X | | | | | | | | | | o | 1 | 10001 | R17 | Light pen (L)<br>(not used) | _ | 0 | X | | | | | | | | | NOTE: 1. The registers marked \*: (Written value) = (Specified value) -1 2 Written value of R9 is mentioned below. 1) Non-interlace mode | (Written value Nr) = (Specified value) | (Written value Nr) = (Specified value) | (Written (Written value Nr) = (Specified value) - 1 Interlace mode 2) Interlace sync and video mode a) Interface sync and video mode (Written value Nr) = (Specified value) - 2 3. Co and C1 specify skew of CUDISP output signal. D0 and D1 specify skew of DISPTMG output signal. When S is "1", V specifies video mode. S specifies the interface sync mode. 4. B specifies the cursor blinking. P specifies the cursor blinking period. 5. wv0-wv3 specify the pulse width of vertical sync signal. 6. R0 is ordinally programmed to be an odd number in interface mode. 7. O; Yes, X; No. ## 2.5.4 GAIBVA LSI Gate Array (Figure 2-84) The GAIBVA LSI gate array, an 80-pin flat-pack, converts display memory addresses from the 46505 and inputs from the APX-ISYM board into timing control signals for the VRAMs and the GAIBVD gate array. The GAIBVA is clocked (pin 28) at 5.3 MHz, the same rate as the 8088. This device regulates CPU and display requests for VRAM access using the WAIT output (pin 44). The CRTC has priority over the 8088 for access to APX-ICRT VRAM. The number of wait cycles is not fixed, and varies with the display mode. All display addresses generated by the 46505 are input to the GAIBVA (pins 46-50 and 53-61), where they are multiplexed into the VRAM address signals (VRAO-7, pins 72 and 74-80). All I/O port address decoding for the 46505 is done in the GAIBVA gate array. The GAIBVA chip performs address mapping of the 46505 for IBM color and monochrome emulation. The chip select signals for the 46505 are output on pins 64-67. To synchronize operations with the GAIBVD gate array, the GAIBVA outputs signals on pins 3-10, including the CPU control signals (CPRQ and CPAK), VRAM control signals (MPX, MALT, MRD and MWR), and the I/O port range select signals (W3CX and RW3X). The GAIBVA pin description is provided in Table 2-45. FIGURE 2-84. GAIBVA LSI BLOCK DIAGRAM TABLE 2-45. GAIBVA PIN DESCRIPTION | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |----------------|------------------|-----------|------------------------------------------------------------------------------------------------| | 1,2 | RA0,1 | IN | Raster address input from 46505. | | 3 | MWR | OU- | VRAM memory write signal for addresses in the range B0000H-BFFFFH. | | 4 | MRD | OUT | VRAM memory read signal for addresses in the range B0000H-BFFFFH. | | 5 | <del>RW</del> 3X | ou. | I/O select for port addresses in the range 03B0H-03DFH. | | 6 | W3CX | OU- | Write pulse for control and mapping registers in GAIBVD. | | 7 | MALT | 1N | Memory address latch timing signal from GAIBVD. | | 8 | MPX | IN | Multiplex signal for RAS and CAS timing from GAIBVD 0 = RAS 1 = CAS | | 9 | CPAK | IN | CPU acknowledge signal for VRAM access. | | 10 | CPRQ | OU1 | CPU request signal for VRAM access. | | 11 | ALE | IN | Address latch enable signal input from 8088 CPU | | 12.52 | Vss | _ | Ground. | | 13 | LPSW | IN | Light pen signal input. Not used in the QX-16 | | 14-21 | AD0 7 | IN/OUT | Multiplexed address and data bus for bits 0-7. | | 22 | RSET | IN | Reset signal input. | | 23,63<br>68-71 | N/C | _ | No connection - unused pins. | | 24 | C5M | IN | 8088 CPU clock signal (5.3248MHz). | | 25 | DT/R | IN | Data bus direction signal from the 8088 CPU 0 = External device drives bus 1 = CPU drives bus | | 26 | ₩R | IN | 8088 write signal. | | 27 | IO/M | IN | 8088 bus control signal. 0 = Memory access 1 = I/O access | | 28 | ЯD | IN | 8086 read signal. | | 29 | GBF | OUT | Control signal for L\$245 bus buffer. | | 30 | A8 | IN | Address line 8 from 8088. | | 31 | <u>880</u> | IN | Status control line from 8088. | | 32 | A9 | IN | Address line 9 from 8088. | | 33,73 | Vdd | _ | + 5V supply connection. | | 34 | AS19 | IN | Address/Status line 19 from 8088. | | 35 | A10 | IN | Address line 10 from 8088. | | 36 | AS18 | IN | Address/Status line 18 from 8088. | | 37 | A11 | IN | Address line 11 from 8088. | TABLE 2-45. GAIBVA PIN DESCRIPTION (Continued) | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |----------------|-------------|-----------|-----------------------------------------------------------------------| | 38 | AS17 | IN | Address/Status line 17 from 8088. | | 39 | A12 | IN | Address line 12 from 8088. | | 40 | AS16 | IN | Address/Status Ime 16 from 8088 | | 41-43 | A13-A14 | IN | Address lines 13-14 from 8088. | | 44 | WAIT | OUT | Wait signal to synchronize CPU accesses to VRAM. | | 45 | ĪBM | OUT | IBM emulation mode signal 0 = APX-ICRT active 1 = APX-ICRT disabled | | 46-50<br>53-61 | MA0-13 | IN | VRAM memory address signals from 46505. | | 51 | <u>LPIN</u> | IN | Light pen switch input. Not used in the QX-16. | | 62 | LPEN | OUT | Light pen flag. Not used in the QX-16 | | 64 | RS68 | OUT | 46505 register select signal. 0 = Address register 1 = Data register | | 65 | CS68 | OUT | 46505 chip select signal. | | 66 | E68 | QUT | 46505 enable signat. | | 67 | RW68 | OUT | I/O read/write signal for 46505. | | 72,74-80 | VRA0-VRA7 | OUT | Multiplexed VRAM address lines. | ## 2.5.5 GAIBVD LSI Gate Array (Figure 2-85) The GAIBVD LSI gate array, also an 80-pin flat-pack, receives input signals from the 46505, VRAMs, character generator, and the GAIBVA gate array, and converts these to VRAM control signals, character generator addresses, and video output signals. The GAIBVD performs display attribute control according to data received from the VRAM circuits. The main timing signal for this chip is the 16 MHz signal generated by CR1 and input to pin 41 (Refer to Table 2-46.) VRAM control varies with the selected display mode and the type of access being performed. The GAIBVD controls the memory $\overline{RAS}$ and $\overline{CAS}$ control lines to specify the type of address being output from the GAIBVA. When the 8088 CPU is accessing VRAM, the output data are read into the GAIBVD, then transferred to the system data bus via the ALS245 buffer (IC 1E). In display mode, VRAM data—is read into the GAIBVD, which converts it to the video signal (graphic mode) or supplies it to the character generator (character mode). The video dot patterns loaded into the GAIBVD from VRAM or the character generator are converted to the appropriate signals based on the mode and color information programmed in the GAIBVD. Two jumpers on the APX-ICRT board are available for modifying the operation of the GAIBVD; both J1 and J2 are factory set open. Normally, VRAM data are refreshed when the APX-ICRT board is disabled. When jumper J1 is installed, refresh is inactive and VRAM data are lost when the board is disabled. The open configuration of J2 eliminates video output interference during access by the CPU in high resolution character mode (80x25). When J2 is closed, display interference is caused when the 8088 tries to access VRAM; to prevent interference, high speed RAMs (MB81416-10) should be installed at 3B-3E. FIGURE 2-85. GAIBVD LSI BLOCK DIAGRAM TABLE 2-46, GAIBVD PIN DESCRIPTION | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |-----------------|-------------------|-----------|------------------------------------------------------------------| | FIN NV. | GOTAL | .,, | | | 1 | FLES | IN | Controls VRAM access mode 0 = Flash mode 1 = Flashless mode | | 2 9,72<br>74-80 | VRD0-VRDF | IN/OUT | VRAM bidirectional data signals. | | 10 11<br>13 18 | CGD0-CGD7 | IN | Character generator data inputs. | | 12.52 | Vss | _ | Ground | | 19-28 | CGA3-CGAC | OUT | Character generator address outputs. | | 29 | ī | OUT | Video intensity signal. | | 30 | Ā | OUT | Horizontal sync signal. | | 31 | Ğ | OUT | Green video signal. | | 32 | $\overline{\lor}$ | OUT | Vertical sync signal. | | 33,73 | Vdd | | + 5V supply connection. | | 34 | Ā | OUT | Red video signal | | 35 | ₿ | OUT | Blue video signal. | | 36 | CU68 | IN | Active high cursor taning signal from the 46505. | | 37 | V\$68 | IN | Vertical sync input from 46505. | | 38 | DI68 | IN | Active high display timing signal from the 46505. | | 39 | HS68 | IN | Herizontal sync signal from the 46505 | | 40 | CCLK | OUT | 46505 controller clock. | | 41 | C16M | IN | 16MHz master timing signal from CR1. | | 42 | DT/Ħ | 1N | 8088 bus direction control signal. | | 43 | RSET | IN | Reset signal input. | | 44-51 | AD0—AD7 | IN/OUT | Mutliplexed bidirectional address and data lines to system bus. | | 53 | TEST | IN | Active low input stops timing circuits. | | 54 | ALE | IN | 8088 address latch enable signal. | | 55 | CPRQ | IN | CPU request input for VRAM access. | | 56 | CPAK | OUT | Acknowledge for CPU VRAM request. | | 57 | MPX | OUT | VRAM address multiplex signal.<br>0 = RAS<br>1 = CAS | | 58 | MALT | OUT | Memory address tatch timing signal to GAIBVA. | | 59 | wзсx | IN | Write pulse for control and mapping registers. | | 60 | RW3X | IN | I/O select for port addresses in the range 0380H 03DFH | | 61 | MRD | IN | VRAM memory read signal for addresses in the range B0000H-BFFFFH | TABLE 2-46. GAIBVD PIN DESCRIPTION (Continued) | PIN NO. | SIGNAL | DIRECTION | DESCRIPTION | |---------|---------|-----------|-------------------------------------------------------------------| | 62 | MWR | IN | VRAM memory write signal for addresses in the range B0000H-BFFFFH | | 63-66 | RAO RA3 | IN | Haster address inputs from 46505. | | 67 | TQD | יטס | Test signal for timing circuit. Not used in the QX-16 | | 68 | CAS | רטס | Column address strobe for VRAMs. | | 69 | RAS | OU- | Row address strobe for VRAMs. | | 70-71 | WEQ-WE1 | OUT | Write enable signals for VRAMs. 0 ∞ Write 1 = Read | # 2.5.6 VRAM Memory and Character Generator Circuits (Figures 2-86 through 2-90) The VRAM circuit, four M881416-10 dynamic RAMs (ICs 3B-3E), store, the character code and attribute data in character mode, and the contents of the display image in graphics mode. Unlike the APX-IGGS board, which is I/O mapped, the APX-ICRT board is mapped to the 8088 address space, and the VRAM are directly accessible similar to system memory. The 32K bytes of VRAM are mapped to addresses 80000H-87FFFH or 88000H-8FFFFH, depending on the contents of the mapping register at I/O location 03CFH. (Refer to Chapter 6 for an overview of I/O register mapping.) During VRAM addressing, the 8088 accesses the VRAM memory as consecutive addresses, starting at B0000H, with a single byte at each address; however, the 46505 treats each address as two bytes. This means that the 8088 sees VRAM as 7FFFH locations while the 46505 sees only 3FFFH locations. This conflict is resolved in the GAIBVA and GAIBVD gate arrays, which translate the data according to the source. Data are transferred between the GAIBVD and VRAMs over a 16-bit bidirectional bus. Because of the expanded memory capacity on this board, the VRAMs are separated into two groups. The row and column addresses for both groups are output by the GAIBVA and are synchronized with the RAS and CAS outputs of the GAIBVD. Data are written into the VRAMs when the write enable input (WE pin 4) is low. ICs 3B and 3C are controlled by the WE1 signal (IC 2F pin 71) and ICs 3D and 3E are controlled by the WE0 signals (IC 2F pin 70). CPU data to be written to or read from the system data bus are directed through the GAIBVD. Display data are sent to one of two destinations: in character mode, the data are used to select the character pattern from the 8K-byte EPROM character generator (see Section 2.5.6.1); in graphic mode, data from the VRAMs are converted to display pixels based on programmed resolution and color information (Section 2.5.6.2), and the character generator is not used. High and low resolution displays are possible in each mode, enabling a wide variety of display formats to be established. Tables 2-47 and 2-48 summarize the most common modes, and Figure 2-87 diagrams VRAM memory allocation. FIGURE 2-86. APX-ICRT VRAM/CHARACTER GENERATOR CIRCUIT FIGURE 2-87. APX-ICRT VRAM MEMORY CONFIGURATION ## 2.5.6.1 Character Mode (Figure 2-88) When the display is used in character mode, the graphics selection signal, GR, bit 1 of the mode register (03B8H in monochrome, 03D8H in color), must be set to 0, and the character generator provides character patterns to the GAIBVD gate array. In the two-byte character address data, the even numbered addresses (2n, Figure 2-88) store character codes and the odd numbered addresses (2n + 1) store attribute data. The character generator stores three character sets: 7x12, 7x7, or 5x7 characters in corresponding 8x16 or 8x8 (for both 7x7 and 5x7) matrices. Character codes are supplied to the character generator on address lines A3-A10. The two upper address lines (A11, A12) select one of four character sets: the upper half of the 8x16 matrix, the lower half of the 8x16 matrix, the 7x7 font, or the 5x7 font. The upper and lower halves of the 8x16 matrix are selected by the 46505 raster address signal (RA3). The three lower raster address signals (RA0-RA2), connected to character generator address lines A0-A2, select the appropriate scan row for each character. The character dot patterns are then read by the GAIBVD and converted to video output signals. Character matrices are determined by bits 4 (C16/8) and 3 (C77/C57) of the control register (03CEH), in conjunction with maximum raster address, programmed to register R9 of the 46505, as described below: 7x12 font (8x16 matrix area): 03CE bit 4 = 0, bit 3 is disregarded, and R9 = 0F At the CG, A12 = 0, A11 = RA3, and 4K bytes CG ROM (0000-0FFF) are used. When a character matrix of more than 8 dots vertically is selected, the dot pattern for each character is divided and stored in two locations: 0000-07FF for the upper 8 dots, 0800-0FFF for the lower dots. 7x7 font (8x8 matrix area): 03CE bit 4 = 1, bit 3 = 0, and R9 = 07. At the CG, A12 = 1, A11 = 1, and 2K bytes CG ROM (1800-1FFF) are used. 5x7 font (8x8 matrix area): 3CE bit 4 = 1, bit 3 = 1, and 80 = 07. At the CG, A12 = 1, A11 = 0, and 2K bytes CG ROM (1000-17FF) are used. TABLE 2-47, APX-ICRT SAMPLE CHARACTER DISPLAY MODES | | MODE | LOW-RES<br>(LCH) | MODIFIED LOW-RES<br>(LLCH) | HIGH-RES<br>(HCH) | MODIFIED HIGH-RES<br>(HHCH) | |---------------------|-----------------------|--------------------|----------------------------|--------------------|-----------------------------| | CRT T | YPE (LINES) | 200 / 400 | 200 | 200 / 400 | 400 | | | ARACTER<br>IMNS/LINES | 40 × 5 | 40 × 12 | 80 × 25 | 80 × 50 | | VA | AM/PAGE | 2K | 1 <b>K</b> | 4K | 8K | | CONTROL | Bit 4 (C16.C8) | 1 / 0 | 0 | 1 / 0 | 1 | | REGISTER<br>(03CEH) | Character Matrix | 8 × 8 / 8 × 1€ | 8 × 16 | 8 × 8 / 8 × 16 | 8 × 8 | | 46505 | R1 (Horizontai) | 28H (40) | 28H (40) | 50H (80) | 50H (80) | | | R6 (Vertical) | 19H (25) | 0CH (12) | 19H (25) | 32H (50) | | (03B5H,<br>03D5H) | R9 (Repeat) | 07H (8) / 0FH (16) | 0FH (16) | 07H (8) / 0FH (16) | 07H (8) | | MODE | Bit 0 (HCH) | 0 | 0 | 1 | 1 | | REGISTER<br>(03B8H. | Bit 1 (GR) | 0 | 0 | 0 | 0 | | 03D8H) | Bit 4 (HGR) | 0 | 0 | 0 | 0 | | | Bit 5 (BLEN) | 1 | 1 | 1 | 1 | ## **2.5.6.2 Graphic Modes** (Figure 2-89) To establish graphic mode, the GR signal, bit 1 of the mode register (03B8H in monochrome, 03D8H in color) must be 1. Graphics data are viewed in 2-bit pairs for low resolution displays and individually for high resolution displays. Graphics includes seven video modes, distinguishable by display size and allocation of VRAM memory. Displays of 200 or 400 lines are selected by the setting of maximum raster address. R9 of the 46505, R9 = 01 provides a 200 line display, and R9 = 03 provides a 400 line display. VRAM allocation is determined by bits 7, 6, and 5 of the control register (CNTR, at 03CEH), as follows: CM/EX (bit 7) = 0: 16K bytes VRAM used = 1: 32K bytes VRAM used A/B (bit 6) = 0: Addresses 0000-3FFF are accessed. = 1: Addresses 4000-7FFF are accessed. G400/G200 (bit 5) = 0: With raster address R9 set to the maximum, 03, each display line is repeated, resulting in a 400 line display. = 1: With raster address R9 set to 01, this produces a 200 line display. If a 400 line CRT is attached, the 200 lines will be compressed in the upper half of the screen. The resulting display modes are identified as VRAM modes VM0-7; however, VM7 is the same as VM5 and is therefore not listed. NOTE: The lower half of the accessed address space is used for the even scan lines and the upper half for odd scans in all configurations except VRAM mode 6. (Refer to Figure 2-88.) - VM0: Lower 16K bytes VRAM (0000-3FFF), with R9 = 03, causing each line to be displayed twice for a 400 line display. - VM1: Lower 16K bytes VRAM (0000-3FFF), with R9 = 01; each line is displayed once for a 200 line display. - VM2: Same as VM0, using the upper 16K bytes VRAM (4000-7FFF). - VM3: Same as VM1, using the upper 16K bytes VRAM (4000-7FFF). - VM4: Enables use of all 32K bytes VRAM by using 0000-3FFF for the even scan data and 4000-7FFF for the odd scans; R9 = 03, causing repeat scanning and a 400 line display. - VM5: Same as VM4 but with R9 = 01, resulting in a 200 line display. - VM6: 0000-7FFF; R9 = 03 and R6 (vertical display height) = 64, 32K bytes VRAM, 400 line display without repeat. Address space is split into 48K-byte blocks. The first scan uses raster data from the lowest address block, the second scan from the second block, the third scan from the third block, etc., and the cycle is repeated for subsequent scans. (Refer to Figure 2-87.) #### LOW RESOLUTION HIGH RESOLUTION FIGURE 2-89. GRAPHIC DATA FORMAT TABLE 2-48. APX-ICRT SAMPLE GRAPHIC DISPLAY MODES | | MODE | LOW-RES<br>(LCH) | MODIFIED LOW-RES<br>(LLCH) | HIGH-RES<br>(HCH) | MODIFIED HIGH-RES<br>(HHCH) | |-----------------------------|-------------------|--------------------|----------------------------|--------------------|-----------------------------| | CRT T | YPE (LINES) | 200 / 400 | 200 | 200 / 400 | 400 | | DISPLAY | SIZE (PIXELS) | 320 × 200 (Note 1) | 160 × 100 (Note 2) | 640 × 200 (Note 1) | 640 × 400 (Note 3) | | VA. | AM/PAGE | 8K | 16K | 16K | 32K | | CONTROL | Bit 5 (6400/6200) | 1 / 0 | 0 | 1 / 0 | 1 | | REGISTER<br>(03CEH) | Bit 6 (*A/B) | _ | | | 1 | | | Bit 7 (CM/EX) | | ···· | - / 0 | 1 | | 46505<br>DATA | R1 (Honzontal) | 28H (40) | 50H (80) | 28H (40) | 28H (40) | | REGISTER | R6 (Vertical) | 64H (100) | 64計 (100) | 64H (100) | 64H (100) | | (03 <b>B</b> 4H,<br>03()4H) | R9 (Repeat) | 07H (8) / 0FH (16) | 0FH (16) | 07H (8) / 0FH (16) | 07H (8) | | MODE | Bit 0 (HCH) | 0 | 0 | 1 | 1 | | REGISTER<br>(0388H, | B# 1 (GP) | 0 | 0 | 0 | 0 | | 03D8H) | Bt 4 (HGR) | 0 | 0 | 0 | 0 | | | Bit 5 (Bi.EN) | 1 | 1 | 1 | 1 | NOTE, 1. The graphic data are dublicated to fill the display page. 2. LLGR is 16-color graphics derived from HCH mode. Both the underline enable, ENU, and monochrome/color selection. B/W, must be 0 in LLGR mode. (Refer to Chapter 6) 3. In HHGR mode, the display data is not duplicated. Refer to the description of VM6. ## 2.5.6.3 Monochrome/Color Display Modes ## Monochrome/Color Selection Bit 1 of the 46505 control register (B/W) is used to determine whether monochrome or color display mode is supported. If B/W = 1, a monochrome display is produced on either a monochrome or color monitor, if B/W = 0, the video signals are output as R, G, B, and I, and only a color monitor will produce an accurate display; monochrome monitors will display scrambled data. Table 2-49 lists the RGB and intensity signal combinations which produce the 16 possible display colors. ## Color Selection and Blinking Color data display methods vary according to whether high or low resolution character or graphic mode is in effect and whether a color or monochrome monitor is connected to the system. (Refer to the summary in Table 2-50.) If a color display and character mode are used, the 8-bit attribute data is divided to establish background and foreground colors, intensity, and enabling or disabling of blinking (Figure 2-88). When the blinking enable signal, BLEN, bit 5 of the mode register, equals 1, blinking is controlled by bit 7 of the attribute data; bits 0-3 of the attribute data indicate the foreground color as described in Table 2-49, and bits 4-6 establish the background color. When BLEN = 0 and blinking is inactive, bit 7 of the attribute data is used as the background intensity signal. Color graphic mode defines each pixel by consecutive pairs of bits, C1 and C0, for low resolution displays, and bit-by-bit for high resolution displays (Figure 2-89). In low resolution mode, the active color set is selected according to the CSEL and BACKI signals of the color register (03D9H). One of the four colors in each set is selected by the C0 and C1 pixels, as described in Table 2-51. Color data may be displayed on a monochrome monitor when B/W = 1. To do so, the pixel is "white," or foreground, when C1 or C0 equals 1, with intensity determined by BACKI; when C1 and C0 are both 0, the pixel is "black," or background, with intensity determined by bit 3 of the color register. The foreground/background relationship is reversed when attribute bits 0-2 are all 0 and bits 4-6 are all 1. | | TABLE 2-49. FI | GB/DISPLAY COLOR | COMBINATIONS | | |------------------------|----------------|------------------|--------------|---| | COLOR | 1 | R | G | В | | Black | 0 | 0 | 0 | 0 | | Blue | 0 | 0 | 0 | 1 | | Green | 0 | 0 | 1 | 0 | | Cyan | 0 | 0 | 1 | 1 | | Red | 0 | 1 | 0 | 0 | | Magenta | 0 | 1 | 0 | 1 | | Brown | 0 | 1 | 1 | 0 | | White | 0 | 1 | 1 | 1 | | Gray | 1 | 0 | 0 | 0 | | Light Blue | 1 | 0 | 0 | 1 | | Light Green | 1 | 0 | 1 | 0 | | Light Cyan | 1 | 0 | 1 | 1 | | Light Rea | 1 | 1 | 0 | 0 | | Light Magenta | 1 | 1 | 0 | 1 | | Yellow | 1 | 1 | 1 | 0 | | /hite (High Intensity) | 1 | 1 | 1 | 1 | #### TABLE 2-50. COLOR SETS BY MODE | MODE | FOREGROUND | BACKGROUND | BORDER | |-----------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------| | CHARACTER | | | | | Low or High Resolution Color (LCHC, HCHC) | One of 16 colors derived from attribute bits 3-0. | 16 colors non-blinking / 8 colors with blinking derived from attribute bit 6-4. | 16 colors derived from CR (03D9H). | | Low or High Resolution Mono-<br>chrome (LCHM, HCHM) | White Intensity (I) derived from attribute bit 3. | Black<br>I = 0 | Black<br>Intensity derived from<br>color register, bit 3. | | GRAPHIC | | ············· | | | Low Resolution Color (LGRC) | (Refer to Table 2-51) | 16 colors<br>C1, C0 = 0, 0<br>IRGB derived from color<br>register (03D9H). | | | Low Resolution Monochrome (LGRM) | White C1, C0 = 0, 0 Intensity derived from BACKI, bit 4 of color register. | Black<br>Intensity derived from bit 3<br>of color register. | (Same as background) | | High Resolution Color (HGRC) | One of 16 colors (bit = 1) IRGB derived from bits 3-0 of color register. (Refer to Table 2-49) | Black<br>(bit = 0) | | | High Resolution Monochrome<br>(HGRM) | White (bit = 1) Intensity derived from bit 3 of color register. | Black<br>(bit = 0) | | #### TABLE 2-51, LGRC MODE COLOR SETS | COLOR SET | 0 | 1 | 2 | 3 | |---------------|-------------------------|-------------------------|-------------------------|------------------------| | CSEL | 0 | 0 | 1 | 1 1 | | BACKI | 0 | 1 | 0 | | | C1, C0 = 0, 1 | Green | "H.I. Green | Cyan | H.I. Cyan | | C1, C0 = 1, 0 | Red | H.I. Red | Magenta | H.I. Magenta | | C1, C0 = 1, 1 | Brown | Yellow | White | H.I. White | | C1, C0 = 0, 0 | One of 16 background bo | iors. IRGB outputs dete | mined by bits 3-0 of ce | pior register (03D9H). | <sup>\*</sup> H.I. = High Intensity ## 2.5.6.4 Underlining, Cursor Selection, CRT Polarity #### Underlining The monochrome emulation mode of the APX-ICRT has an underline attribute which is enabled by writing a 1 to bit 2 (ENU) of the control register (CNTR, 03CEH). Character-by-character underlining is displayed when the attribute byte for the character has bit 2 = 0, bit 1 = 0, and bit 0 = 1. The underline bar is displayed in the eighth line when an 8x8 character matrix area is selected, and on the sixteenth line when a 8x16 matrix is used #### **Cursor Attributes** Cursor attributes are in effect only in character mode. Cursor blinking is turned on and off by bits 6 and 5 (B,P) of 46505 raster address R10. When both bits are 0, the cursor is displayed; when bit 5 = 1 and bit 6 = 0, the cursor is turned off. Bit 6 set to 1 enables the blinking function of the cursor. In standard operation, both bits are set to 0 and cursor blinking is controlled by the GAIBVD, which divides the VSYNC signal into 16 fields/ period for cursor blinking. Cursor size and shape are set by the 46505. R10 and R11 specify the starting and ending scan rows for the cursor height, and R14 and R15 store the cursor address. ## Sync Polarity The VSYNC and HSYNC polarities may be set to positive or negative based on bit 0 (POL) of the control register. If bit 0 = 0, positive polarity is used on the CRT; if 1, negative polarity is in effect. 2-100 NOTE: I = Color Register bit 4 (BACKI), R = C1 G = C0, and B = CR bit 5 (CSEL). С M R - NOTES: 1. All signals switch between V<sub>OH</sub> and V<sub>OL</sub> unless otherwise specified. 2. RDY is sampled near the end of T<sub>2</sub>, T<sub>3</sub>, T<sub>W</sub> to determine if T<sub>W</sub> machines states are to be inserted. 3. Two INTA cycles run back-to-back. The 8065 local address data is floating during both the INTA cycles. Control signals are shown for the second INTA cycle. 4. Signals at 8264 are shown for reference only. - 5. All timing measurements are made at 1.5V unless otherwise noted HDX VCTX NOTE: $t_{\text{DF}}$ is set by the leading edge of OE or CE, or the trading edge of PGM, whichever is first. 27C64-20 TIMING 2: After power is turned on, a 200 $\mu s$ pause and 8 dummy cycles are needed. MB81416-10 WRITE TIMING FIGURE 2-90. APX-ICRT TIMING DIAGRAMS #### 2.6 SD-543 FLOPPY DISK DRIVE OPERATION The SD-543 disk drive is very similar to Epson's SD-540, except it uses a mechanical head loading mechanism and a control board designed for use with the QX-16. The following is a brief summary of SD-543 operation, focusing on system use of the drives; for additional information on their basic mechanical construction, refer to the SD-540 technical manual. ## 2.6.1 FDD Main Control Board The FDD main control board (refer to the schematic in Chapter 6) is composed of three basic circuits: a drive motor interface, which conveys drive select, motor phase, and sensor signals between the FDD motor control board and the APX-ISYM board; a write data circuit, which supplies side select, write, and erase signals to the heads; and a read amplifier circuit based on the MC3470 IC, which converts the peak of each AC differential signal received from the read/write heads to a digital signal for the APX-ISYM board (CN6 and CN7). In the drive motor interface circuit, the MOTOR ON signal selects the active drive based on MTS0 and MTS1 signals from the GAFDDC (derived from DS0 and DS1 of the 765 FDC), and starts the drive motor. Phase signals Ø1-Ø4 drive the stepper motor. The stepper motor holding voltage is controlled by the SPM POW DOWN signal. The track 00 and write protect signals are also exchanged in this part of the circuit. In the write portion of the FDD control circuit, the SIDE 1 SELECT signal activates the upper or lower head while WRITE 1 or WRITE 2 determines the drive to be written to. The ERASE GATE signal is used for write operations. In the read amplifier circuit, the value of the SWITCH FILTER signal determines the constant of the differentiator circuit in the tread amp (0 = tracks 0.42; 1 = tracks 43.79). # 2.6.2 Read/Write Head (Figure 2-91) The SD-543 read/write head is flanked by two erase heads in a tunnel erase configuration. The upper and lower heads are gimballed to improve media contact and minimize disk wear. The head is loaded mechanically when the disk is inserted and moved track-to-track by a steel-band positioning mechanism. FIGURE 2-91, READ/WRITE HEAD ## 2.6.3 Disk Drive Motor and Motor Control Board (Figures 2-92 and 2-93) A direct-drive spindle motor is built into the FDD motor control board. When the motor is activated by a low $\overline{\text{MOTOR ON}}$ signal (P3 pin 4), ICs 12 and 13 begin oscillation. IC 13, the motor driver IC, maintains a constant, 300 rpm disk-revolution rate (within 2.2%) based on signals received from the motor speed control chip, IC 12, a frequency-to-voltage converter. IC 12 compares the reference voltage, f2, established by VR2, R61, and C47, with the f1 voltage at the frequency generating coil of the circuit board, and adjusts the motor voltage accordingly: if motor rotation is too fast (f1 > f2), voltage is reduced; if motor speed is too slow (f2 > f1), voltage is increased. When the $\overline{\text{MOTOR ON}}$ signal goes high, Q6 turns on, oscillation is stopped, and the motor drive circuit turns off. FIGURE 2-92. MOTOR CONTROL BOARD FIGURE 2-93. MOTOR SPEED CONTROL CIRCUIT ## 2.6.4 Stepper Motor (Figure 2-94) The stepper motor moves the head one step in the direction specified by the transition of the \$1-\$4 signals supplied from the APX-ISYM board, using the steel belt connected to the motor shaft to translate the rotary movement to linear head movement. One complete rotation of the stepper motor equals 200 steps. FIGURE 2-94. STEPPER MOTOR #### 2.6.5 Sensors The index, write protect, and track 00 sensors are simple, LED-phototransistor detectors, which generate timing and reference signals used by the drive. ## 2.6.5.1 Index Sensor The index sensor outputs a low signal each time the index hole of the disk passes over the phototransistor of the sensor. The trailing edge of the index pulse indicates the beginning of the track (Figure 2-95). #### 2.6.5.2 Track 00 Sensor The track 00 sensor, located at the edge of the read/write area, determines the outermost position accessed by the read/write head. At power on, the read/write head returns automatically to track 00, initiating a low track 00 signal from which the location of subsequent tracks may be determined by the stepper motor. #### 2.6.5.3 Write Protect Sensor When a write-protected disk is inserted in the drive, the write protect sensor outputs a low signal to the GAFDDC, which disables writing to the disk. FIGURE 2-95. INDEX TIMING SIGNAL FIGURE 2-96, TRACK SEEK TIMING. FIGURE 2-97, READ START TIMING #### FIGURE 2-98, READ DATA TIMING FIGURE 2-99. WRITE START TIMING FIGURE 2-100. WRITE DATA TIMING ± 40ns ± 20ns ± 20ns gus ± 40ns FIGURE 2-101. CONTROL DATA TIMING ## 2.7 KEYBOARD OPERATION (Figures 2-102 and 2-103) The primary components of the keyboard are diagrammed below. Depression of any key on the keyboard unites a row signal with a column signal, enabling the T6830KB keyboard encoder IC to output a corresponding scan code to the 8049-020, which uses a synchronous format to serially transmit the keyboard codes to the main CPU. All keys except SHIFT, CRTL, and ALT have an automatic repeat function, which is activated if the key is depressed for longer than the programmed interval. The keyboard clock signal, input to T0, is supplied from OUT1 of the 8253 programmable interval timer at 9C. The RxD data, input at the INT port (pin 6) of the 8049-020 via channel A of the 7201 multi-protocol serial controller, provides the reset signal, establishes key repeat intervals, and monitors the LEDs, as described in Chapter 6. The TxD data, output from the keyboard at P17 (pin 34) of the 8049-020, includes key codes, SHIFT, CRTL, and ALT switch data, and LED status signals. Data format for RxD and TxD is diagrammed in Figure 2-103; keyboard address corelates are listed in Table 2-52. Refer to Figure 2-52 for the keyboard timing diagram. FIGURE 2-102, KEYBOARD BLOCK DIAGRAM FIGURE 2-103, KEYBOARD DATA FORMAT TABLE 2-52. KEY SCAN CODES | LOC | SYMBOL | DATA | LOC | SYMBOL | DATA | LOC | SYMBOL | DATA | |-----|-----------------|-------------|-------------|---------------|------------------|-----|----------------|--------------| | F1 | STOP | 73H | F2 | HELP | 72H | F3 | COPY DISK | 71H | | F4 | UNDO | 01H | F5 | STORE | 03H | F6 | RETRIEVE | 04H | | F7 | PRINT | 05H | F8 | INDEX | 06H | F9 | MAIL | 07H | | F10 | MENU | 09H | F11 | EDIT | H80 | F12 | CALC | ОАН | | F13 | SCHED | 0BH | F14 | DRAW | 0CH | F15 | BOLD | 0EH | | F16 | ITALIC | OFH | F17 | SIZE | 1FH | F18 | STYLE | 1EH | | Εt | MAR REL | 74H | E2 | ~ | 75H | E3 | <b>!</b> 1 | 76H | | E4 | <b>@</b> 2 | 61H | <b>E</b> 5 | #3 | 62H | E6 | <b>\$</b> 4 | 63H | | E7 | <b>%</b> 5 | 64H | E8 | 6 | 65H | E9 | <b>&amp;</b> 7 | 66H | | E10 | • 8 | <b>6</b> 7H | E1' | ( 9 | 68H | E12 | ) 0 | 69H | | E13 | = | 6AH | E14 | + = | 6BH | E15 | J | 6CH | | E16 | ← | 6DH | D1 | ← TAB → | 77H | D2 | à | 51H | | D3 | W | 52H | D4 | É | 53H | D5 | R | 54H | | D6 | Т | 55H | D7 | Υ | 56H | 80 | U | 57H | | D9 | 1 | 55H | D10 | 0 | 59H | D11 | Р | 5AH | | D12 | V4 V2 | 5BH | D13 | [ < | 5CH | D14 | > ] | 5DH | | C1 | TAB REL | 41H | C2 | SHIFT ALPHA | 42H | СЗ | А | 43H | | C4 | s | 44H | C5 | ۵ | 45H | C6 | F | 46H | | C7 | G | 47H | C8 | н | 48H | C9 | J | 49H | | C10 | К | 4AH | C11 | L | 4BH | C12 | :; | 4CH | | C13 | 11 | 4DH | C14 | RETURN | 4EH | B1 | TAB SET | 78H | | 82 | (Lt) SHIFT* | 87H.86H | <b>B</b> 3 | z | 33H | B4 | × | 34H | | B5 | С | 35H | B6 | ٧ | 3 <del>6</del> H | B7 | 8 | 37H | | 88 | N | 38H | B9 | M | 39H | B10 | 1 , | зан | | B11 | | звн | <b>B</b> 12 | ? / | 4FH | B13 | (Rt) SHIFT* | 85H,84H | | A1 | CTRL | 8BH,8AH | A2 | (SP) | 32H | А3 | ALT | 8DH,8CF | | A4 | CTAL | 8FH,8EH | E17 | <∞ | 6EH | E18 | LINE | 6FH | | D15 | INSERT [PRT SC] | 5EH | D16 | WORD [SCL LK] | 5FH | C15 | [PRIOR PAGE] | зсн | | B14 | - [-] | 3DH | B15 | → [→] | зЕН | A5 | [NEXT PAGE] | 3FH | | E19 | DEC TAB | 2FH | E20 | ÷ | 2 <b>E</b> H | E21 | × | 2DH | | E22 | +1- | 1CH | D17 | 7 | 2BH | D18 | 8 | 2AH | | D19 | 9 | 29H | D20 | _ | 2CH | C16 | 4 | 1 <b>B</b> H | | C17 | 5 | 1AH | C18 | 6 | 19H | C19 | + | 28H | | B16 | 1 | 27H | B17 | 2 | 26H | B18 | 3 | 25H | | B19 | ENTER = | 15H | A6 | O | 17H | A7 | | 16H | ## 2.8 MONITOR OPERATION (Figure 2-104) The model Q602 monitor is a monochrome, raster scan display with the internal circuitry diagrammed in Figure 2-104: a power supply circuit and flyback transformer; video sync and processor circuitry, vertical and horizontal deflection circuits; blanking; and dynamic focus. Timing diagrams for the CRT are included in Figures 2-109 through 2-111, at the end of the monitor section. ## 2.8.1 Video Circuit (Figure 2-105) The video circuit consists of a video processing circuit and a video amplifier circuit. In the video processing circuit, there are four possible signal combinations, described in Table 2-53, which determine the voltage level at point A in Figure 2-105. The four combinations produce two possible display modes: one in which the display contrast is variable and one in which maximum brightness is set. On the video amplifier circuit board, transistor Q04 amplifies the signal according to the value at A. Resistor R10 is the load resistor for Q04; diode D01 protects Q04; and C03 is the capacitor for high-pass compensation. FIGURE 2-105. VIDEO/INTENSITY CIRCUIT TABLE 2-53. VIDEO INTENSITY SIGNALS | STATUS | VIDEO SIGNAL | INTENSITY SIGNAL | EXPLANATION | | |--------|--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | 0 | 0 | Point A is low and there is no display. | | | 2 | 0 | 1 | Diode D01 causes point A to go low, and there is no display. | | | 3 | 1 | 0 | Point A is variable according to the position of the contrast potentiometer, R70. | | | 4 | 1 | 1 | When both the video and high contrast signals are high, the voltage is equal at both ends of R70 and point A goes high, resulting in a high intensity display. | | ## 2.8.2 Horizontal Deflection Circuit (Figure 2-106) TTL horizontal sync signals are inverted twice, then amplified at ICO2 and input to the AFC circuit via R12. Horizontal blanking pulses from the flyback transformer (T02) become sawtooth waves at R26 and C14, and are also input to the AFC circuit, passing through R20 before becoming AFC output. Horizontal oscillation is generated by the circuit including Q05, C12, C13, and L01; the inductance value of L01 changes with horizontal hold adjustment. Oscillation output passes through R25 to Q06, and combines with T01 to supply sufficient base voltage to switch horizontal output transistor Q07, controlling the horizontal deflection current flowing to the CRT yoke and supplying the blanking pulses required for high voltage generation at the FBT. **NOTE:** The horizontal width adjustment, L03, is connected in series with deflection yoke (DY) and is adjusted by moving its core. FIGURE 2-106. HORIZONTAL DEFLECTION CIRCUIT ## 2.8.3 Vertical Deflection Circuit (Figure 2-107) TTL vertical sync signals are inverted twice, then amplified at Q01 and Q08 before being input to pin 5 of IC01, the vertical deflection IC. The internal circuitry of the IC is diagrammed below. When SYNC signals are input at pin 5, vertical oscillation begins and is input to the sawtooth wave block. Vertical hold is controlled at pin 6 of the oscillator block, and vertical size adjustment is controlled at pin 6 of the sawtooth wave block. The output signals are input to the amplifier before being received at the the deflection yoke at pin 1, generating a flow of deflection current. **NOTE:** Linearity correction is adjusted by R53 (the V LIN resistor) to control the extent of duplication of the sawtooth waves at pin 4. FIGURE 2-107, VERTICAL DEFLECTION CIRCUIT ## **2.8.4 Monitor Power Circuit** (Figure 2-108) The AC supply voltage is lowered at T03, then rectified at diode bridge D13, and 16VDC is output. At the constant voltage regulator circuit of Q10 and Q11, the voltage is converted to a 12VDC wave (with little ripple) which powers the FBT, CRT, heater, horizontal and vertical deflection circuits, dynamic focus, and video circuits. FIGURE 2-108. MONITOR POWER SUPPLY ## 2.8.5 Flyback Transformer (FBT) The blanking pulse from the horizontal output transformer is input to the FBT and raised to approximately 13.5V, which is supplied to the CRT anode. A second tap of the transformer generates approximately 485VDC, which is supplied to CRT grid #3 via the FOCUS resistor and CRT grid #2. A voltage of 44VDC is supplied to the video, constant voltage regulator, and bright/sub-bright circuits from a third transformer tap. ## 2.8.6 Dynamic Focus Circuit The dynamic focus circuit uses transistors Q12 and Q13 to create differing convergence points for beams applied to the center and edges of the CRT. A scatter-shaped waveform from the horizontal sync circuit is input to Q13, inverted, amplified, and supplied to CRT grid #4 to increase the voltage of signals applied to the screen edges. ## 2.8.7 Blanking Circuit Horizontal and vertical blanking pulses are input to the base of Q16, inverted, amplified, then supplied to CRT grid #1. The voltage of grid #1 goes low between vertical and horizontal blanking pulses, darkening the screen and preventing viewing of the raster lines. FIGURE 2-109. VERTICAL SYNC SIGNAL FIGURE 2-110. HORIZONTAL SYNC SIGNAL FIGURE 2-111. VIDEO SIGNAL # **TROUBLESHOOTING** 3 CHAPTER # **TABLE OF CONTENTS** | Section | Title | Page | |---------|-------------------------|------| | 3.1 | MODULAR TROUBLESHOOTING | 3-1 | # LIST OF TABLES | Table | Title | Page | |-------|--------------------------------------------|------| | 3-1 | Modular Subassemblies | 3-1 | | 3-2 | | | | 3-3 | IPL Codes | 3-3 | | 3-4 | Plug-In IC Troubleshooting Reference Guide | 3-5 | #### 3.1 MODULAR TROUBLESHOOTING Modular troubleshooting enables isolation of malfunction to the items listed in Table 3-1, and is accomplished using the following test sequence, which verifies the operation of the main CPU unit, monitor, keyboard, and FDDs. Table 3-2 lists tools necessary for modular testing. Table 3-3 lists the IPL error codes, and Table 3-4 is a troubleshooting reference guide for determining malfunctioning ICs according to malfunction symptom. **NOTE:** Units received from the field should be carefully inspected for signs of misuse or shipping damage. Note the packing materials used to ship the system, if applicable, and look for protective spacers between the read/write heads and for the shipping support at the option port. TABLE 3-1, MODULAR SUBASSEMBLIES | REPLACEMENT MODULE/COMPONENT | PART NUMBER | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Q10PS Power Supply Beard Unit (100/115V) | Y130203000 | | | Fan Unit | Y130501000 | | | APX-ISYM Control Board Unit (without ROMs) Z-80A CPU 8088-2 CPU 2764 BIOS EPROM 2764 IPL EPROM 50256 256K DRAMs 8237 DMA Controller 8259 Interrupt Controller 8259 Counter Timer 7201 Graphic Display Controller Stale January | Y141201000<br>X400007801<br>X400080881<br>Y141800102<br>Y141810102<br>X400502560<br>X400082570<br>X400082590<br>X400082590<br>X400082530<br>X400072010<br>X400082550<br>X400014630<br>X400004491<br>X400007651 | | | APX-IGGS Video Board Linit | Y142202000 | | | 7220 Graphic Display Controller | X400072204 | | | GAAPGD | Y140800000 | | | 41254 64K × 4 DRAMs | X400412541 | | | APX-ICRT Video Emulation Board Unit | Y143201000 | | | 46505 CTRC | X400065050 | | | 2764 Character Generator | X630112830 | | | Monitor Unit | O602A | | | Monitor Main Circuit Board | Y139501213 | | | CRT | Y139501007 | | | SD-543 FDD Unit | Y141501000 | | | Main Cycuit Board | Y395250401 | | | Keyboard Unit | O603A AA | | | Keyboard Upper Case #2 | Y142501001 | | | Keyboard Cover Case | Y142501002 | | | Keyboard Circuit Board | Y142501011 | | TABLE 3-2. MODULAR TROUBLESHOOTING TOOLS | <br>TOOL | PART NUMBER | | |-------------------------------|-------------|--| | Phillips screwdriver (#1) | B743800100 | | | Digital VDM | | | | System disk (CP/M and MS-DOS) | | | | <br>Blank disk (96 tpi) | | | - **STEP 1:** Connect the main unit to AC (monitor and keyboard disconnected) and turn the power on. Do the main unit power LED and FDD drive select LEDs light, and does the fan operate? - YES: Go to step 3. - NO: Make sure the AC cable is securely connected and retest. If the problem is not corrected, remove the upper case from the main unit (Section 4.2.1) and check fuse F1 on the Q10PS board. Replace the fuse if damaged, and retest. If the fuse blows or the unit remains malfunctional, go to step 2. - STEP 2: Measure the supply voltage at CN11 on the APX-ISYM board. Is +5V present at pin 7, +12V at pins 2, 3, and 4, and -12V at pin 5? - **YES:** If the voltage is correct but the fan or LEDs are inoperative, replace the malfunctioning item. When the main unit is operative, go to step 3. - NO: Replace the Q10PS board (Section 4.2.3). - **STEP 3**: Connect the monitor to the CPU unit and to AC, and power both. Does the monitor LED light and does the following display appear: IPL VERSION X.X TESTING RAM And, does the second line of the display change to the following: INSERT SYSTEM DISK IN LEFT DRIVE YES: Go to step 7. **NO:** If there is no display, check the brightness and contrast controls, then check all cable connections and retest. If necessary, test the monitor with another CPU unit to verify whether the malfunction lies in the monitor or the CPU. If the monitor operates with the second CPU unit, inspect the APX-IGGS and APX-ICRT circuit boards for poorly seated or damaged components, cracks, lifted traces, or misplaced or loose connectors. Replace any board showing obvious damage. If the boards appear undamaged, exchange the following ICs, one at a time, retesting after each swap: APX-IGGS: 7220 APX-ICRT: 46505 **GAAPGD** 2764 2764 If the malfunction is not eliminated by chip exchange, replace the APX-IGGS or APX-ICRT, or exchange the 7201C on the APX-ISYM board, or replace the APX-ISYM board. If the monitor does not operate at all with the second CPU unit, exchange the monitor, or further troubleshoot it by referring to step 4. If the monitor operates but the vertical or horizontal adjustment cannot be corrected, replace the monitor main circuit board, or exchange the monitor. If the TESTING RAM display message appears, followed by an error code, refer to Table 3-3 and perform the appropriate IC exchange. #### TABLE 3-3, IPL CODES #### MESSAGE REMEDY **IPL VERSION 1.XX** TESTING RAM Normal operation. INSERT SYSTEM DISKETTE IN LEFT DRIVE RAM ERROR! PRESS RESET TO RETRY Replace suspect socketted RAMs, or replace the APX-ISYM board then retry. Z80 PROCESSOR CHIP FAILED! Replace the Z-80A CPU Replace the PRESS RESET TO RETRY APX-ISYM board if necessary 16 BIT CARD NOT INSTALLED! Replace the system control latch (74LS154) and UNABLE TO BOOT SYSTEM retry. Replace the APX-ISYM board if necessary. INVALID SYSTEM TRACKS FOUND Replace the disk and retry. HARD DISK NOT RESPONDING ERROR READING HARD DISK! PRESS RESET TO RETRY Probable hard disk damage. Refer to the operation and technical manuals for the hard disk. ERROR READING THE HARD DISK PARTITION TABLE. INVALID PARTITION TABLE FOUND STEP 4: To troubleshoot the monitor, begin by removing the monitor upper case and discharging the CRT anode (Section 4.5.1). Inspect the interior of the monitor for burned or damaged components or loose connections. Repair or replace malfunctioning components and retest. Is the monitor functional? YES: Go to step 7. NO: Check the SUB-BRIGHT adjustment (R37). If adjustment does not produce a clear display, go to step 5. STEP 5: Test the monitor power supply on the + 12V line. Is the voltage 10.8-13.2V? YES: Check the heater of the CRT and the voltage at pin 2 of the FBT. If the heater is not lit or the voltage is not approximately 485V, replace the flyback transformer (Section 4.5.5) and retest. If the FBT is operative but the monitor remains malfunctional, go to step 6. NO: Replace the monitor power supply and retest; if the malfunction is not corrected, go to step 6. STEP 6: Check the CRT G1 and G2 voltages, is G1 approximately -21V to -44V and G2 approximately 485V? YES: Exchange the monitor unit if malfunctional at this step. NO: Replace the monitor main circuit board (Section 4.5.7) and retest; if the malfunction is not corrected at this step, exchange the monitor unit. - STEP 7: Install the keyboard. Do the LEDs on the SHIFT/ALPHA and INSERT keys blink, then turn off, and does the character generated by each key correspond with the symbol on the keytop? - YES: Go to step 8. - **NO:** Check the keyboard with another QX system, if possible, to verify whether the malfunction fies in the keyboard or the main CPU unit. If the keyboard is operable when connected to the second QX, exchange APX-ISYM board ICs in the following order, retesting after each swap: 7201 (1B) 8253 (9C) 8259 (9D) If the malfunction is not corrected, or the keyboard is not functional with a known operative machine, check the socket contact of the keyboard CPU. If necessary, replace the keyboard circuit board (Section 4.4.3) or the keyboard. - STEP 8: Insert a system disk in the left drive and press the disk insertion button. Does the system boot? - YES: Go to step 9. - NO: Recheck the unit using another system disk; if the system boots the backup, go to step 9. If the system does not boot, remove the the FDD connectors from the APX-ISYM board and install the drive B connector at CN6. Retest the booting operation by inserting the system disk in the B (right) drive. If the system boots on FDD B, replace FDD A and reconnect the connectors in their original orientation (FDD A to CN6, FDD B to CN7) and retest. If the system still does not boot, exchange the 765 (13A) on the APX-ISYM board and retest. If the malfunction is still not corrected, replace the FDD (Section 4.3.1) or the APX-ISYM board (Section 4.2.9). When the system is operative, proceed to step 9. - **STEP 9:** With the system disk booted at FDD A and a blank disk inserted in FDD B, attempt to format the blank disk and write and read data to and from each drive. Is the data recorded and retrieved accurately, and is the time display accurate? - YES: Go to step 10. - NO: If the time drifts or is incorrect, replace the NiCd battery and recheck. If formatting or data read/ write fails, exchange the 765 (13A) on the APX-ISYM board and retest. If swapping the ICs does not remedy the malfunction, replace the APX-ISYM board. - STEP 10: From the operating system, type CTRL G. Does the speaker sound? - YES: Repeat the modular test sequence: the unit should now be completely functional. If an optional peripheral fails to operate with the QX-16, test the device in a known operative computer: if the option operates with the second CPU unit, replace the 8255 or the APX-ISYM board. - **NO:** Replace the 8253s (9C and 10C) on the APX-ISYM board, one at a time, retesting after each swap, then repeat the modular test sequence; the unit should now be functional. # TABLE 3-4. PLUG-IN IC TROUBLESHOOTING REFERENCE GUIDE | SYMPTOM | PROBABLE CAUSE | | | |------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--| | System does not boot | 8237 DMA controller, 256K DRAMs, Z-80A or 8088<br>CPUs, 2764s (IPL or BIOS), 74LS154 !/O selectors | | | | FDD does not read/write | 766 FDD controller, GAAFDC, SED9421COB VFO, 8237 DMA controllers, 8259 interrupt controllers, 8255 printer interface, 146818 real-time clock. | | | | RS 232C does not operate | 7201C serial intertace, 8259 interrupt controllers, 8253 timer/counter (9C), 8255 printer interface, 74LS154 I/O selector, | | | | No printout | 8255 printer interface, 8259 interrupt controller (8D). | | | | Calendar does not update | 146818 real time clock, 8259 interrupt controllers. | | | | Option card does not operate | 8259 interrupt controllers, 8237 DMA controllers. | | | | Keyboard does not input | 7201C serial interface, 8259 interrupt controllers, 8253 smer/counter (9C), 74LS154 I/O selector. | | | | Display malfunctions | APX-IGGS: 7201 graphic display controller, GAAPGD, 8284A character generator<br>APX-ICRT: 6845 CRT controller, character generator. | | | # 4 # DISASSEMBLY AND ASSEMBLY CHAPTER # TABLE OF CONTENTS | Section | Title | Page | |---------|------------------------------------------------|------| | 4.1 | GENERAL REPAIR INFORMATION | 4-1 | | | | | | 4.2 | MAIN UNIT DISASSEMBLY AND ASSEMBLY | 4-2 | | 4.2.1 | Option Cover and Upper Case Removal | 4-2 | | 4.2.2 | Option Cover and Upper Case Replacement | | | 4.2.3 | Q10 PS Power Supply Board Removal | 4-3 | | 4.2.4 | Q10 PS Power Supply Board Replacement | 4-3 | | 4.2.5 | APX-IGGS Video Board Removal | 4-4 | | 4.2.6 | APX-IGGS Video Board Replacement | 4-4 | | 4.2.7 | APX-ICRT Video Board Removal | | | 4.2.8 | APX-ICRT Video Board Replacement | 4-5 | | 4.2.9 | APX-ISYM Board Removal | | | 4.2.10 | APX-ISYM Board Replacement | 4-6 | | 4.2.11 | Fan Removal | 4-8 | | 4.2.12 | Fan Replacement | 4-8 | | | | | | 4.3 | FLOPPY DISK DRIVE DISASSEMBLY AND ASSEMBLY | 4-9 | | 4.3.1 | FDD Unit Removal | | | 4.3.2 | FDD Unit Replacement | | | 4.3.3 | FDD Control Board Removal | | | 4.3.4 | FDD Control Board Replacement | | | 4.3.5 | Front Panel Removal | | | 4.3.6 | Front Panel Replacement | | | 4.3.7 | Collet, Subframe, and Index Sensor Removal | | | 4.3.8 | Collet, Subframe, and Index Sensor Replacement | | | 4.3.9 | Track 00 Sensor and Jacket Lifter Removal | | | 4.3,10 | Track 00 Sensor and Jacket Lifter Replacement | | | 4.3.11 | Stepper Motor Removal , | | | 4.3.12 | Stepper Motor Replacement | | | 4.3.13 | Head Carriage Removal | | | 4.3.14 | Head Carriage Replacement | 4-15 | | 4,3.15 | Motor Control Board Removal | 4-16 | | 4.3.16 | Motor Control Board Replacement | 4-16 | | | | | | 4,4 | KEYBOARD DISASSEMBLY AND ASSEMBLY | 4-17 | | 4.4.1 | Keyboard Case Removal | | | 4.4.2 | Keyboard Case Replacement | | | 4.4.3 | Keyboard Circuit Board Removal | | | 4.4.4 | Keyboard Circuit Board Replacement | | | | | | | Section | Title | Page | |---------|--------------------------------------------------------|------------| | 4.5 | MONITOR DISASSEMBLY AND ASSEMBLY | | | 4.5.1 | Monitor Upper Case Removal | 4-19 | | 4.5.2 | Monitor Upper Case Replacement | | | 4.5.3 | Lower Case Removal | 4-20 | | 4.5.4 | Lower Case Replacement | 4-20 | | 4.5.5 | Power Transformer Removal | 4-21 | | 4.5.6 | Power Transformer Replacement | 4-21 | | 4.5.7 | Monitor Circuit Board Removal | 4-22 | | 4.5.8 | Monitor Circuit Board Replacement | 4-22 | | 4.5.9 | Brightness Control Removal | 4-23 | | 4.5.10 | Brightness Control Replacement | 4-23 | | 4.5.11 | Power Switch Removal | 4-24 | | 4.5.12 | Power Switch Replacement | 4-24 | | 4.5.13 | CRT Removal | 4-25 | | 4.5.14 | CRT Replacement | 4-25 | | | , | 4-20 | | | | | | | LIST OF FIGURES | | | igure | Title | _ | | 4-1 | Upper Case Removal/Replacement | Page | | 4-2 | Q10 PS Power Supply Removal/Replacement | 4-2 | | 4-3 | APX-IGGS Video Board Removal/Replacement | 4-3<br>4-4 | | 4-4 | APX-ICRT Removal/Replacement | | | 4-5 | APX-ISYM Control Board Removal/Replacement | 4-5 | | 4-6 | Fan Removal/Replacement | 4-7<br>4-8 | | 4-7 | FDD Unit Removal/Replacement | 4-8 | | 4-8 | FDD Control Board Removal/Replacement | 4-10 | | 4-9 | Front Panel Removal/Replacement | 4-10 | | 4-10 | Collet, Subframe, and Index Sensor Removal/Replacement | 4-12 | | 4-11 | Track 00 Sensor Removal/Replacement | 4-13 | | 4-12 | Stepper Motor Removal/Replacement | 4-14 | | 4-13 | Head Carriage Removal/Replacement | 4-15 | | 4-14 | Motor Control Board Removal/Replacement | 4-16 | | 4-15 | Keyboard Case Removal/Replacement | 4-17 | | 4-16 | Keyboard Circuit Board Removal/Replacement | 4-18 | | 4-17 | Monitor Upper Case Removal/Replacement | 4-19 | | 4-18 | Monitor Lower Case Removal/Replacement | 4-20 | | 4-19 | Power Transformer Removal/Replacement | 4-21 | | 4-20 | Monitor Circuit Board Removal/Replacement | 4-22 | | 4-21 | Brightness Control Removal/Replacement | 4-23 | | 4-22 | Power Switch Removal/Replacement | 4-24 | | 4-23 | CRT Removal/Replacement | 4-25 | | | | | | | LIST OF TABLES | | | able | Title | 0 | | I-1 | Repair Tools and Equipment | Page | | | | | #### 4.1 GENERAL REPAIR INFORMATION This section provides procedures for removal and replacement of the major subassemblies of the QX-16. Recommended repair tools are listed in Table 4-1 with corresponding EPSON part numbers; these tools are also commercially available. TABLE 4-1. REPAIR TOOLS AND EQUIPMENT | TOOL | PART NUMBER | | |-----------------------------|--------------------|--| | Flat-blade screwdriver (#1) | E743000100 | | | Phillips screwdriver (#1) | B743890100 | | | Phillips screwdriver (#2) | B743800200 | | | E-ring holder (#2.5) | B740800400 | | | E-ring holder (#1,5) | B740800200 | | | Torque onver | 8740100102 | | | Tweezers | 8741000100 | | | Hex Nut Driver | ALCOHOLOGICA ACADA | | | Soldering fron | B740200100 | | ## DANGER \_\_\_\_ THE MONITOR IN THIS SYSTEM INCLUDES HIGH VOLTAGE CIRCUITRY. DISCONNECT THE MONITOR FROM THE AC OUTLET BEFORE DISASSEMBLY. IMMEDIATELY AFTER REMOVING THE MONITOR CASE, USE A SCREWDRIVER OR SIMILAR DEVICE TO SHORT THE ANODE OF THE CRT TO THE CONDUCTIVE CABLE ON THE TUBE. DO NOT ATTEMPT TO DISCHARGE THE ANODE BY CONNECTING IT WITH ISOLATED PARTS OF THE MONITOR, AS THIS MAY PRODUCE A SHOCK HAZARD. #### WARNING The circuit boards contain static-sensitive CMOS ICs and must be handled with care. Discharge bodily static before removing circuit boards, and wear a grounded wrist strap during disassembly. Place the boards on a rubber mat or similar non-static surface when removed from the case. #### 4.2 MAIN UNIT DISASSEMBLY AND ASSEMBLY # 4.2.1 Option Cover and Upper Case Removal (Figure 4-1) - 1. Remove two screws (A) from the option cover and lift the cover from the main unit. Remove the option port shield (B) if present. - 2. Use a flat-blade screwdriver to lift two caps (C) from the upper case, then remove four screws (D). - 3. Remove cables (E) from disk drives A and B, and remove speaker connector CN14 (F), then lift the case to remove. - 4. Remove ground wire (G). FIGURE 4-1. UPPER CASE REMOVAL/REPLACEMENT # 4.2.2 Option Cover and Upper Case Replacement (Figure 4-1) 1. Install connectors (E) to drives A and B and connector CN14 (F) to the speaker, connect ground wire (G), then position the upper case on the lower case assembly. **NOTE:** Make sure the FDD cables are not pinched between the grounding tabs on the video board and the case top. - 2. Install the four Phillips screws (D) and two caps (C). - Install the option port shield (B) and the option cover; secure the cover with two screws (A). # **4.2.3 Q10PS Power Supply Board Removal** (Figure 4-2) - 1. Remove the upper case (Section 4.2.1). - 2. Disconnect CN8 (A) from the APX-ISYM board and remove four screws (B) which secure the power supply board to the lower case. - 3. Lift the AC receptacle (C) and the rocker switch (D), and remove the power supply board from the lower case. (Do not disconnect the heat sink from the board.) FIGURE 4-2. Q10PS POWER SUPPLY BOARD REMOVAL/REPLACEMENT ## 4.2.4 Q10PS Power Supply Board Replacement (Figure 4-2) - Install the power supply board in the lower case, positioning the rocker switch (D) and the AC receptacle (C). - 2. Secure the board with four screws (B) and connect CN8 (A) to the APX-ISYM board. - Install the upper case (Section 4.2.2). ## 4.2.5 APX-IGGS Video Board Removal (Figure 4-3) - Remove the upper case (Section 4.2.1) and remove the APX- ICRT connector, CN1, from the APX-IGGS board. - 2. Remove Phillips screw (A) and two Phillips cup screws (B), and lift the APX-IGGS board and shield straight up to remove. - 3. Remove three Phillips screws (C) from shield plate (D); two of these also secure mounting plate (E). - 4. Remove ground screw (F) and the accompanying nut and outside toothed lock washer. FIGURE 4-3. APX-IGGS VIDEO BOARD REMOVAL/REPLACEMENT #### 4.2.6 APX-IGGS Video Board Replacement (Figure 4-3) - 1. Install Phillips screw (F) and the accompanying outside toothed lock washer and hex nut. - 2. Install three Phillips screws (C) to secure shield plate (D) and mounting plate (E). Install an outside toothed lock washer and hex nut with the screw at the inside hole at the right-front corner. - 3. Install the board assembly at keyed connectors CN9 and CN10, and install Phillips screw (A) and two Phillips cup screws (B). - 4. Install the APX-ICRT connector, CN1, to the APX-IGGS board, then install the upper case (Section 4.2.2). # **4.2.7 APX-ICRT Board Removal** (Figure 4-4) - 1. Remove the upper case (Section 4.2.1). - 2. Remove CN1 (A) from the APX-IGGS board. - 3. Remove three screws (B) to release the APX-ICRT assembly. - 4. Remove three screws (C) to remove the shield from the board. FIGURE 4-4. APX-ICRT BOARD REMOVAL/REPLACEMENT # 4.2.8 APX-ICRT Board Replacement (Figure 4-4) - 1. Install three screws (C) to secure the shield plate to the APX-ICRT board. - 2. Install the APX-ICRT assembly with three screws (B). - 3. Connect CN1 (A) to the APX-IGGS board. - 4. Install the upper case (Section 4.2.2). #### 4.2.9 APX-ISYM Board Removal (Figure 4-5) - Remove the upper case (Section 4.2.1), the APX-IGGS board (Section 4.2.5), and the APX-ICRT board (Section 4.2.7). - Remove screw (A) from the shipping prace at the option slot. - Remove ten screws (B) from upper shield plate (C). - Disconnect fan connector CN13 (D), battery connector CN12 (E), and power supply connector CN8 (F) from the APX-ISYM board. - Remove eleven screws (G) and three hexagonal stand-offs (H). - 6. Press back on the tabs (d) before lifting each side of the circuit board, then lift the front edge of the board to remove it from the lower case. #### 4.2.10 APX-ISYM Board Replacement (Figure 4-5) Position the APX-ISYM board in the lower case and press back on tabs (J) to seat each side of the circuit board. #### WARNING Do not attempt to install the board without releasing the securing tabs; to do so may crack or otherwise damage the circuit board. - 2. Install eleven screws (G) and three hexagonal stand-offs (H). - Connect fan connector CN13 (D), battery connector CN12 (E), and power supply connector CN8 (F) to the APX-ISYM board. - Install the upper shield plate (C) with ten screws (B). - Install the shipping brace at the option port with screw (A). - 6. Install the APX-IGGS board (Section 4.2.6), the APX-ICRT board (Section 4.2.8), and the upper case (Section 4.2.2). FIGURE 4-5. APX-ISYM CONTROL BOARD REMOVAL/REPLACEMENT. # **4.2.11 Fan Removal** (Figure 4-6) - 1. Remove the upper case (Section 4.2.1). - 2. Remove connector CN13 (A) from the APX-ISYM board. - 3. Remove four screws (B) from the fan and lift to remove. FIGURE 4-6. FAN REMOVAL/REPLACEMENT # 4.2.12 Fan Replacement (Figure 4-6) - 1. Install the fan with four screws (B). - 2. Install fan connector CN13 (A) on the APX-ISYM board. - 3. Install the upper case (Section 4.2.2). # 4.3 FLOPPY DISK DRIVE DISASSEMBLY AND ASSEMBLY # **4.3.1 FDD Unit Removal** (Figure 4-7) - 1. Remove the upper case (Section 4.2.1). - 2. Remove four screws (A) from ground plate (B) and remove screw (C) from the LED power indicator, then remove the grounding plate. - 3. Remove two screws (D) to remove drive A; remove two screws (E) to remove drive B. Slide the drive through the opening in the front case of the main unit to remove. FIGURE 4-7. FDD UNIT REMOVAL/REPLACEMENT # **4.3.2 FDD Unit Replacement** (Figure 4-7) - 1. Slide the drive through the opening in the front case. Install two screws (D) to secure drive A, and two screws (E) to secure drive B. - 2. Install screw (C) to the LED power indicator, position grounding plate (B), then install four screws (A). - 3. Install the upper case (Section 4.2.2) ## 4.3.3 FDD Control Board Removal (Figure 4-8) - 1. Remove the FDD from the main unit (Section 4.3.1). - 2. Remove two Phillips screws (A), lift shield plate (B), and remove LED (C) from the front panel. - 3. Release head lead wires (D) from the wire restraint, remove the index connector leads from connector J4 (E), and remove screw (F) from the circuit board. - 4. Remove the head connector wire at J5 (G) and lift the circuit board from the right edge, near J3. FIGURE 4-8. FDD CONTROL BOARD REMOVAL/REPLACEMENT # 4.3.4 FDD Control Board Replacement (Figure 4-8) - Position the circuit board on the mechanism frame and install the head connector wire at J5 (G). The head lead wires must be positioned at the right side of the mechanism frame, and covered with a plastic shield. - 2. Install screw (F) in the main circuit board. - 3. Install index detector connector (E), and position the head lead wires (D) under the wire restraints. - Install LED (C) in the front panel, and replace shield plate (B) with two Phillips screws (A). - 5. Install the drive in the main unit (Section 4.3.2). # 4.3.5 Front Panel Removal (Figure 4-9) - 1. Remove the FDD control board (Section 4.3.3). - 2. Remove two Phillips screws (A) to remove panel (B). FIGURE 4-9. FRONT PANEL REMOVAL/REPLACEMENT # 4.3.6 Front Panel Replacement (Figure 4-9) - 1. Secure the front panel (B) to the mechanism frame with two screws (A). - 2. Install the FDD control board (Section 4.3.4). # 4.3.7 Collet, Subframe, and Index Sensor Removal (Figure 4-10) - 1. Remove the FDD unit from the case (Section 4.3.1) and remove the FDD control board (Section 4.3.3). - 2. Remove three screws (A) to remove shield plate (B). - 3. Insert a protective strip of paper or light cardboard between the upper and lower heads, then remove four screws (C) and subframe assembly (D). - 4. Push collet lever (E) down until collet (F) is free from the the collet guide shaft. Slide the collet away from the collet lever until free. - Remove E-ring (G) from collet lever shaft (H) - To remove the index sensor, remove screw (K) and lift the sensor from the mechanism. FIGURE 4-10. COLLET, SUBFRAME, AND INDEX SENSOR REMOVAL/REPLACEMENT ## 4.3.8 Collet, Subframe, and Index Sensor Replacement (Figure 4-10) - Install the index sensor and secure with screw (K). - Install collet lever (E), shaft (H), E-ring (G), and the spring. - 3. Depress collet lever (E), slide collet (F) on to the end of the lever, and raise the lever, making certain the collet is centered on the guide shaft. - Install subframe (D) and screws (C). - Install shield plate (B) and three screws (A), and install the FDD unit in the case (Section 4.3.2). #### 4.3.9 Track 00 Sensor and Jacket Lifter Removal (Figure 4-11) - 1. Remove the FDD from the case (Section 4.3.1) and remove the FDD control circuit board (Section 4.3.3). - 2. Remove the front panel (Section 4.3.5) and the FDD control board shield plate. - Remove the track 00 sensor connector (A) from the motor control board. - 4. Remove screw (B), slide the sensor free of the mechanism, and lift straight up to remove the sensor from the frame. - Remove the jacket lifter (C) and jacket lifter spring (D), as necessary. FIGURE 4-11. TRACK 00 SENSOR REMOVAL/REPLACEMENT #### 4.3.10 Track 00 Sensor and Jacket Lifter Replacement (Figure 4-11) - 1. Install jacket lifter (C) and lifter spring (D), if removed. - 2. Install the track 00 sensor in the frame with screw (B), and install the sensor connector (A) on the main board. - Install the FDD control board shield plate. - 4. Install the front panel (Section 4.3.6) and the FDD control board (Section 4.3.4). - Adjust the track 00 sensor. (Refer to Section 5.3.5.) #### 4.3.11 Stepper Motor Removal (Figure 4-12) - Remove the FDD unit from the case (Section 4.3.1), and remove the FDD control board (Section 4.3.3). - 2. Remove the front panel (Section 4.3.5), and the subframe (Section 4.3.7). - 3. Remove the track 00 sensor and jacket lifter spring (Section 4.3.9). - Disconnect the motor circuit lead wires (A) from the motor control board. - 5. Lift jacket lifter (B) up and forward and rest it on the frame. Remove screws (C) from the ends of the steel belt. Use flat-tipped tweezers to lift the steel belt above the screw posts. - 6. Remove screws (D) from the stepper motor bracket and remove the motor from the frame. - 7. Turn the steel belt tensioner (E) to release it from the frame. FIGURE 4-12. STEPPER MOTOR REMOVAL/REPLACEMENT #### 4.3.12 Stepper Motor Replacement (Figure 4-12) - 1. Install the steel belt tensioner (E) in the frame. - 2. Install the stepper motor and bracket on the frame with screws (D). - Install screws (C) to secure the steel belt. Use flat-tipped tweezers to lift the steel belt above the screw posts. - 4. Connect the motor circuit lead wires (A) to the motor control board. - Install the track 00 sensor and jacket lifter spring (Section 4.3.9); - 6. Install the front panel (Section 4.3.6), and the subframe (Section 4.3.8). - 7. Install the FDD control board (Section 4.3.4), then install the FDD unit in the case (Section 4.3.2). ## 4.3.13 Head Carriage Removal (Figure 4-13) - Remove the FDD unit from the case (Section 4.3.1), and remove the FDD control board (Section 4.3.3). - 2. Remove the subframe unit (Section 4.3.7) and the track 00 sensor and jacket lifter spring (Section 4.3.9). - Remove the stepper motor (Section 4.3.11). - 4. Disconnect the head lead wires from the clamp (A) on the main frame and remove slide shaft plate (B). - 5. Tilt the carriage downward on the stepper motor side and lift the head assembly from the frame. - 6. Turn the steel belt tensioner (C) 90 degrees and release it from the frame. FIGURE 4-13. HEAD CARRIAGE REMOVAL/REPLACEMENT #### 4.3.14 Head Carriage Replacement (Figure 4-13) - Install the steel belt tensioner and tension spring (C). - Insert the slide shaft into the jacket lifter and install the assembly on the carriage. - 3. Install the carriage assembly and the slide shaft fixing plate (B) on the frame. - 4. Connect the head lead wires at clamp (A) on the main frame, making certain that there is ample slack in the wires to allow the head to move freely between the inner and outer tracks. Apply Cemedine adhesive to the wires at the clamping point. - Install the stepper motor (Section 4.3.12). - Install the jacket lifter spring and track 00 sensor (Section 4.3.10) and the subframe unit (Section 4.3.8). The arm of the upper carriage must be on the collet lever. - 7. Install the FDD control board (Section 4.3.4), then install the FDD unit in the case (Section 4.3.2). # 4.3.15 Motor Control Board and Drive Motor Removal (Figure 4-14) - 1. Remove the FDD unit from the case (Section 4.3.1), and remove the FDD control board (Section 4.3.3). - 2. Remove the subframe unit (Section 4.3.7). - 3. Disconnect track 00 connector P5 (A) and stepper motor connector P6 (B) from the motor control board. - 4. Remove motor securing screws (C) and dismount the motor unit. Handle the motor with care so that the spindle is not damaged. FIGURE 4-14. MOTOR CONTROL BOARD REMOVAL/REPLACEMENT # 4.3.16 Motor Control Board and Drive Motor Replacement (Figure 4-14) - Install the drive motor with screws (C). - Connect P5-J5 (A) and P6-J6 (B) on the motor control board. - 3. Install the subframe (Section 4.3.8) and the FDD control board (Section 4.3.4). - 4. Adjust the motor speed. (Refer to Section 5.3.1.) ## 4.4 KEYBOARD DISASSEMBLY AND ASSEMBLY # 4.4.1 Keyboard Case Removal (Figure 4-15) - 1. Disconnect the keyboard cable from the main unit and the keyboard. - 2. Turn the keyboard upside down and remove screws (A) from the lower case. Lift the case straight up to remove. FIGURE 4-15. KEYBOARD CASE REMOVAL/REPLACEMENT # 4.4.2 Keyboard Case Replacement (Figure 4-15) 1. Install the keyboard case with screws (A) and install the keyboard cable. # 4.4.3 Keyboard Circuit Board Removal (Figure 4-16) - 1. Remove the keyboard case (Section 4.4.1). - 2. Remove four screws (A) and the accompanying brackets. - 3. Remove 11 screws from the circuit board and carefully lift the board to remove. FIGURE 4-16. KEYBOARD CIRCUIT BOARD REMOVAL/REPLACEMENT # 4.4.4 Keyboard Circuit Board Replacement (Figure 4-16) - 1. Install the circuit board with 11 screws, and install the four brackets with screws (A). - 2. Install the keyboard case (Section 4.4.2). #### 4.5 MONITOR DISASSEMBLY AND ASSEMBLY | _ | - | | _ | _ | _ | |---|----|------|---|---|----| | _ | А. | в. і | G | _ | _ | | | | NI | | - | ₩. | | | ~ | в ч | | | п | THE MONITOR IN THIS SYSTEM INCLUDES HIGH VOLTAGE CIRCUITRY. DISCONNECT THE MONITOR FROM THE AC OUTLET BEFORE DISASSEMBLY. IMMEDIATELY AFTER REMOVING THE MONITOR CASE, USE A SCREWDRIVER OR SIMILAR DEVICE TO SHORT THE ANODE OF THE CRT TO THE CONDUCTIVE CABLE ON THE TUBE. DO NOT ATTEMPT TO DISCHARGE THE ANODE BY CONNECTING IT WITH ISOLATED PARTS OF THE MONITOR, AS THIS MAY PRODUCE A SHOCK HAZARD. # 4.5.1 Monitor Upper Case Removal (Figure 4-17) - 1. Disconnect the monitor from the AC outlet and from the main unit. - 2. Remove two screws (A) from the rear case and gently lift the case to remove. FIGURE 4-17. MONITOR UPPER CASE REMOVAL/REPLACEMENT ## 4.5.2 Monitor Upper Case Replacement (Figure 4-17) - Position the edge of the case in the bezel at the front of the monitor. Gently push down to lock the case tabs under the edge of the bezel. - 2. Insert two screws (A) to secure the case. ## 4.5.3 Monitor Lower Case Removal (Figure 4-18) - 1. Remove the upper monitor case (Section 4.5.1). - 2. Remove socket (A) and anode cap (B) from the CRT. - 3. Remove cable tie (C) and disconnect the CRT yoke at connector (D). - 4. Disconnect the AC power switch at (E) and remove cable tie (F). - 5. Disconnect the black ground wire (G) and LED power indicator (H). - Remove five screws (J) and separate the CRT and bezel from the lower case. Place the CRT face down on a level surface. FIGURE 4-18. LOWER CASE REMOVAL/REPLACEMENT # 4.5.4 Monitor Lower Case Replacement (Figure 4-18) - 1. Position the lower case with the upper case and bezel and install five screws (J). - 2. Connect ground strap (G) and LED power indicator (H). - 3. Connect the AC power switch at (E) and install cable tie (F). - 4. Install the CRT yoke at connector (D) and install cable tie (C). - 5. Install socket (A) at the rear of the CRT and install the anode cap (B). - Install the upper monitor case (Section 4.5.2). ## 4.5.5 Power Transformer Removal (Figure 4-19) - 1. Remove the upper case (Section 4.5.1) and lower case (Section 4.5.3). - 2. Disconnect transformer connector (A) from CRT circuit board (B). - 3. Remove four screws (C) and lift the transformer assembly. FIGURE 4-19. POWER TRANSFORMER REMOVAL/REPLACEMENT # 4.5.6 Power Transformer Replacement (Figure 4-19) - 1. Position the transformer connector (A) on the lower case and insert four screws (C). - 2. Connect the transformer and the CRT circuit board (B). - 3. Install the lower case (Section 4.5.4). # 4.5.7 Monitor Circuit Board Removal (Figure 4-20) - Remove the lower case (Section 4.5.3). - 2. Disconnect transformer connector (A) from circuit board (B); disconnect AC connector (C), video input cable (D), and brightness control (E). - 3. Remove two screws (F) and press outward on tabs (G) to remove the circuit board. FIGURE 4-20. MONITOR CIRCUIT BOARD REMOVAL/REPLACEMENT # 4.5.8 Monitor Circuit Board Replacement (Figure 4-20) - 1. Press back on tabs (G) while installing circuit board (B). Secure the board with two screws (F). - 2. Install transformer connector (A), AC input (C), video cable (D), and brightness control (E). - 3. Install the lower case (Section 4.5.4). # 4.5.9 Brightness Control Removal (Figure 4-21) - 1. Remove the lower case (Section 4.5.3). - 2. Disconnect the brightness control (A) from CRT circuit board (B). - 3. Remove screw (C) and lift the brightness control to remove. FIGURE 4-21. BRIGHTNESS CONTROL REMOVAL/REPLACEMENT # 4.5.10 Brightness Control Replacement (Figure 4-21) - 1. Install the brightness control (A) with screw (C). - 2. Connect the CRT circuit board (B) to the brightness control. - 3. Install the lower case (Section 4.5.4). # 4.5.11 Power Switch Removal (Figure 4-22) - 1. Remove the lower case (Section 4.5.3). - Remove tie (A) and remove two screws (B) from the switch bracket. Remove the bracket by sliding it backward. FIGURE 4-22. POWER SWITCH REMOVAL/REPLACEMENT # 4.5.12 Power Switch Replacement (Figure 4-22) - 1. Install the switch assembly and attach two screws (B) and cable tie (A). - 2. Install the lower case (Section 4.5.4). ## **4.5.13 CRT Removal** (Figure 4-23) | _ | | | _ | - | _ | |---|---|-----|---|---|---| | | л | N.I | | _ | | | | | | | | | MAKE CERTAIN THE CRT IS DISCHARGED BEFORE PERFORMING ANY OF THE FOL-LOWING PROCEDURES. DURING REMOVAL AND REPLACEMENT, HOLD THE CRT WITH THE FACE OF THE SCREEN POINTED AWAY FROM YOUR BODY. DO NOT SUP-PORT THE TUBE BY THE NECK. - 1. Remove the upper monitor case (Section 4.5.1). - 2. Remove the lower monitor case (Section 4.5.3). - 3. Remove four screws (A) and carefully lift the CRT from the front bezel. ## WARNING Handle the tube with care to avoid scratching, and do not subject the CRT to pressure or shock during removal or replacement. Use only the approved replacement CRT. FIGURE 2-23. CRT REMOVAL/REPLACEMENT ## 4.5.14 CRT Replacement (Figure 4-23) - 1. Position the CRT in the front bezel and install four screws (A). - 2. Install the lower case (Section 4.5.4). - 3. Install the upper case (Section 4.5.2).